PWM_FCR

PWM Fault Clear Register

See Fault Inputs for details on fault generation.

  0x64 32 Write-only –  

PWM Fault Clear Register

Bit  31 30 29 28 27 26 25 24  
                   
Access                   
Reset                   
Bit  23 22 21 20 19 18 17 16  
                   
Access                   
Reset                   
Bit  15 14 13 12 11 10 9 8  
                   
Access                   
Reset                   
Bit  7 6 5 4 3 2 1 0  
  FCLR[7:0]  
Access  W W W W W W W W  
Reset  0 0 0 0 0 0 0  

Bits 7:0 – FCLR[7:0]: Fault Clear

Fault Clear

For each bit y of FCLR, where y is the fault input number:

0: No effect.

1: If bit y of FMOD field is set to ‘1’ and if the fault input y is not at the level defined by the bit y of FPOL field, the fault y is cleared and becomes inactive (FMOD and FPOL fields belong to PWM Fault Mode Register), else writing this bit to ‘1’ has no effect.