XDMAC_CIM

XDMAC Channel x Interrupt Mask Register [x = 0..23]

  0x58 + n*0x40 [n=0..23] 32 Read-only 0x00000000   24 64

XDMAC Channel x Interrupt Mask Register [x = 0..23]

Bit  31 30 29 28 27 26 25 24  
                   
Access                   
Reset                   
Bit  23 22 21 20 19 18 17 16  
                   
Access                   
Reset                   
Bit  15 14 13 12 11 10 9 8  
                   
Access                   
Reset                   
Bit  7 6 5 4 3 2 1 0  
    ROIM WBEIM RBEIM FIM DIM LIM BIM  
Access    R R R R R R R  
Reset    0 0 0 0 0 0 0  

Bit 0 – BIM: End of Block Interrupt Mask Bit

End of Block Interrupt Mask Bit

ValueDescription
0

Block interrupt is masked.

1

Block interrupt is activated.

Bit 1 – LIM: End of Linked List Interrupt Mask Bit

End of Linked List Interrupt Mask Bit

ValueDescription
0

End of linked list interrupt is masked.

1

End of linked list interrupt is activated.

Bit 2 – DIM: End of Disable Interrupt Mask Bit

End of Disable Interrupt Mask Bit

ValueDescription
0

End of disable interrupt is masked.

1

End of disable interrupt is activated.

Bit 3 – FIM: End of Flush Interrupt Mask Bit

End of Flush Interrupt Mask Bit

ValueDescription
0

End of flush interrupt is masked.

1

End of flush interrupt is activated.

Bit 4 – RBEIM: Read Bus Error Interrupt Mask Bit

Read Bus Error Interrupt Mask Bit

ValueDescription
0

Bus error interrupt is masked.

1

Bus error interrupt is activated.

Bit 5 – WBEIM: Write Bus Error Interrupt Mask Bit

Write Bus Error Interrupt Mask Bit

ValueDescription
0

Bus error interrupt is masked.

1

Bus error interrupt is activated.

Bit 6 – ROIM: Request Overflow Error Interrupt Mask Bit

Request Overflow Error Interrupt Mask Bit

ValueDescription
0

Request overflow interrupt is masked.

1

Request overflow interrupt is activated.