ISI_DMA_P_DSCR

DMA Preview Descriptor Address Register

  0x4C 32 Read/Write 0x00000000  

DMA Preview Descriptor Address Register

Bit  31 30 29 28 27 26 25 24  
  P_DSCR[29:22]  
Access  R/W R/W R/W R/W R/W R/W R/W R/W  
Reset  0 0 0 0 0 0 0 0  
Bit  23 22 21 20 19 18 17 16  
  P_DSCR[21:14]  
Access  R/W R/W R/W R/W R/W R/W R/W R/W  
Reset  0 0 0 0 0 0 0 0  
Bit  15 14 13 12 11 10 9 8  
  P_DSCR[13:6]  
Access  R/W R/W R/W R/W R/W R/W R/W R/W  
Reset  0 0 0 0 0 0 0 0  
Bit  7 6 5 4 3 2 1 0  
  P_DSCR[5:0]      
Access  R/W R/W R/W R/W R/W R/W      
Reset  0 0 0 0 0 0      

Bits 31:2 – P_DSCR[29:0]: Preview Descriptor Base Address

Preview Descriptor Base Address

This address is word-aligned.