US_LONL2HDR

USART LON L2HDR Register

This register is relevant only if USART_MODE = 0x9 in the USART Mode Register.

  0x006C 32 Read/Write 0x0  

USART LON L2HDR Register

Bit  31 30 29 28 27 26 25 24  
                   
Access                   
Reset                   
Bit  23 22 21 20 19 18 17 16  
                   
Access                   
Reset                   
Bit  15 14 13 12 11 10 9 8  
                   
Access                   
Reset                   
Bit  7 6 5 4 3 2 1 0  
  PB ALTP BLI[5:0]  
Access                   
Reset  0 0 0 0 0 0 0 0  

Bits 5:0 – BLI[5:0]: LON Backlog Increment

LON Backlog Increment

ValueDescription
0–63

LON backlog increment to be generated as a result of delivering the LON frame.

Bit 6 – ALTP: LON Alternate Path Bit

LON Alternate Path Bit

ValueDescription
0

LON alternate path bit reset.

1

LON alternate path bit set.

Bit 7 – PB: LON Priority Bit

LON Priority Bit

ValueDescription
0

LON priority bit reset.

1

LON priority bit set.