EEFC_FMR

EEFC Flash Mode Register

This register can only be written if the WPEN bit is cleared in the “EEFC Write Protection Mode Register”.

  0x00 32 Read/Write  

EEFC Flash Mode Register

Bit  31 30 29 28 27 26 25 24  
            CLOE      
Access                   
Reset                   
Bit  23 22 21 20 19 18 17 16  
                SCOD  
Access                   
Reset                   
Bit  15 14 13 12 11 10 9 8  
          FWS[3:0]  
Access                   
Reset                   
Bit  7 6 5 4 3 2 1 0  
                FRDY  
Access                   
Reset                   

Bit 0 – FRDY: Flash Ready Interrupt Enable

Flash Ready Interrupt Enable

ValueDescription
0

Flash ready does not generate an interrupt.

1

Flash ready (to accept a new command) generates an interrupt.

Bits 11:8 – FWS[3:0]: Flash Wait State

Flash Wait State

This field defines the number of wait states for read and write operations:

FWS = Number of cycles for Read/Write operations - 1

Bit 16 – SCOD: Sequential Code Optimization Disable

Sequential Code Optimization Disable

No Flash read should be done during change of this field.

ValueDescription
0

The sequential code optimization is enabled.

1

The sequential code optimization is disabled.

Bit 26 – CLOE: Code Loop Optimization Enable

Code Loop Optimization Enable

No Flash read should be done during change of this field.

ValueDescription
0

The opcode loop optimization is disabled.

1

The opcode loop optimization is enabled.