ICM_IER

ICM Interrupt Enable Register

  0x10 32 Write-only –  

ICM Interrupt Enable Register

Bit  31 30 29 28 27 26 25 24  
                URAD  
Access                W  
Reset                 
Bit  23 22 21 20 19 18 17 16  
  RSU[3:0] REC[3:0]  
Access  W W W W W W W W  
Reset  0 0 0 0 0 0  
Bit  15 14 13 12 11 10 9 8  
  RWC[3:0] RBE[3:0]  
Access  W W W W W W W W  
Reset  0 0 0 0 0 0  
Bit  7 6 5 4 3 2 1 0  
  RDM[3:0] RHC[3:0]  
Access  W W W W W W W W  
Reset  0 0 0 0 0 0  

Bits 3:0 – RHC[3:0]: Region Hash Completed Interrupt Enable

Region Hash Completed Interrupt Enable

ValueDescription
0

No effect.

1

When RHC[i] is set to one, the Region i Hash Completed interrupt is enabled.

Bits 7:4 – RDM[3:0]: Region Digest Mismatch Interrupt Enable

Region Digest Mismatch Interrupt Enable

ValueDescription
0

No effect.

1

When RDM[i] is set to one, the Region i Digest Mismatch interrupt is enabled.

Bits 11:8 – RBE[3:0]: Region Bus Error Interrupt Enable

Region Bus Error Interrupt Enable

ValueDescription
0

No effect.

1

When RBE[i] is set to one, the Region i Bus Error interrupt is enabled.

Bits 15:12 – RWC[3:0]: Region Wrap Condition detected Interrupt Enable

Region Wrap Condition detected Interrupt Enable

ValueDescription
0

No effect.

1

When RWC[i] is set to one, the Region i Wrap Condition interrupt is enabled.

Bits 19:16 – REC[3:0]: Region End bit Condition Detected Interrupt Enable

Region End bit Condition Detected Interrupt Enable

ValueDescription
0

No effect.

1

When REC[i] is set to one, the region i End bit Condition interrupt is enabled.

Bits 23:20 – RSU[3:0]: Region Status Updated Interrupt Disable

Region Status Updated Interrupt Disable

ValueDescription
0

No effect.

1

When RSU[i] is set to one, the region i Status Updated interrupt is enabled.

Bit 24 – URAD: Undefined Register Access Detection Interrupt Enable

Undefined Register Access Detection Interrupt Enable

ValueDescription
0

No effect.

1

The Undefined Register Access interrupt is enabled.