AFEC_IDR

AFEC Interrupt Disable Register

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

  0x28 32 Write-only –  

AFEC Interrupt Disable Register

Bit  31 30 29 28 27 26 25 24  
    TEMPCHG       COMPE GOVRE DRDY  
Access    W       W W W  
Reset           
Bit  23 22 21 20 19 18 17 16  
                   
Access                   
Reset                   
Bit  15 14 13 12 11 10 9 8  
          EOC11 EOC10 EOC9 EOC8  
Access          W W W W  
Reset           
Bit  7 6 5 4 3 2 1 0  
  EOC7 EOC6 EOC5 EOC4 EOC3 EOC2 EOC1 EOC0  
Access  W W W W W W W W  
Reset   

Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – EOCx: End of Conversion Interrupt Disable x

End of Conversion Interrupt Disable x

Bit 24 – DRDY: Data Ready Interrupt Disable

Data Ready Interrupt Disable

Bit 25 – GOVRE: General Overrun Error Interrupt Disable

General Overrun Error Interrupt Disable

Bit 26 – COMPE: Comparison Event Interrupt Disable

Comparison Event Interrupt Disable

Bit 30 – TEMPCHG: Temperature Change Interrupt Disable

Temperature Change Interrupt Disable