I2SC_THR

I2SC Transmitter Holding Register

  0x24 32 Write-only    

I2SC Transmitter Holding Register

Bit  31 30 29 28 27 26 25 24  
  THR[31:24]  
Access  W W W W W W W W  
Reset   
Bit  23 22 21 20 19 18 17 16  
  THR[23:16]  
Access  W W W W W W W W  
Reset   
Bit  15 14 13 12 11 10 9 8  
  THR[15:8]  
Access  W W W W W W W W  
Reset   
Bit  7 6 5 4 3 2 1 0  
  THR[7:0]  
Access  W W W W W W W W  
Reset   

Bits 31:0 – THR[31:0]: Transmitter Holding Register

Transmitter Holding Register

Next data word to be transmitted after the current word if TXRDY is not set. If I2SC_MR.DATALENGTH specifies fewer than 32 bits, data is right-justified in the THR field.