SYNCBUSY

Synchronization Busy

  0x04 32 – 0x00000000  

Synchronization Busy

Bit  31 30 29 28 27 26 25 24  
                   
Access                   
Reset                   
Bit  23 22 21 20 19 18 17 16  
                   
Access                   
Reset                   
Bit  15 14 13 12 11 10 9 8  
                   
Access                   
Reset                   
Bit  7 6 5 4 3 2 1 0  
    GENCTRL4 GENCTRL3 GENCTRL2 GENCTRL1 GENCTRL0   SWRST  
Access    R R R R R   R  
Reset    0 0 0 0 0   0  

Bits 2, 3, 4, 5, 6 – GENCTRLn: Generator Control n Synchronization Busy [n=0..4]

Generator Control n Synchronization Busy [n=0..4]

This bit is cleared when the synchronization of the Generator Control n register (GENCTRLn) between clock domains is complete, or when clock switching operation is complete.

This bit is set when the synchronization of the Generator Control n register (GENCTRLn) between clock domains is started.

Bit 0 – SWRST: Software Reset Synchronization Busy

Software Reset Synchronization Busy

This bit is cleared when the synchronization of the CTRLA.SWRST register bit between clock domains is complete.

This bit is set when the synchronization of the CTRLA.SWRST register bit between clock domains is started.