41.15.5 I2S Timing
Name | Description | Mode | VDD=1.8V | VDD=3.3V | Units | ||||
---|---|---|---|---|---|---|---|---|---|
Min. | Typ. | Max | Min. | Typ. | Max. | ||||
tM_MCKOR | I2S MCK rise time(3) | Host mode / Capacitive load CL = 15 pF | 9.2 | 4.7 | ns | ||||
tM_MCKOF | I2S MCK fall time(3) | Host mode / Capacitive load CL = 15 pF | 11.5 | 5.3 | ns | ||||
dM_MCKO | I2S MCK duty cycle | Host mode | 45.4 | 50 | 45.4 | 50 | % | ||
dM_MCKI | I2S MCK duty cycle | Host mode, pin is input (1b) | 50 | 50 | % | ||||
tM_SCKOR | I2S SCK rise time(3) | Host mode / Capacitive load CL = 15 pF | 9 | 4.6 | ns | ||||
tM_SCKOF | I2S SCK fall time(3) | Host mode / Capacitive load CL = 15 pF | 9.7 | 4.5 | ns | ||||
dM_SCKO | I2S SCK duty cycle | Host mode | 45.6 | 50 | 45.6 | 50 | % | ||
fM_SCKO,1/tM_SCKO | I2S SCK frequency | Host mode,Supposing external device response delay is 30ns | 8 | 9.5 | MHz | ||||
fS_SCKI,1/tS_SCKI | I2S SCK frequency | Client mode,Supposing external device response delay is 30ns | 14.4 | 14.8 | MHz | ||||
dS_SCKO | I2S SCK duty cycle | Client mode | 50 | 50 | % | ||||
tM_FSOV | FS valid time | Host mode | 4.1 | 4 | ns | ||||
tM_FSOH | FS hold time | Host mode | -0.9 | -0.9 | ns | ||||
tS_FSIS | FS setup time | Client mode | 2.3 | 1.5 | ns | ||||
tS_FSIH | FS hold time | Client mode | 0 | 0 | ns | ||||
tM_SDIS | Data input setup time | Host mode | 34.7 | 24.5 | ns | ||||
tM_SDIH | Data input hold time | Host mode | -8.2 | -8.2 | ns | ||||
tS_SDIS | Data input setup time | Client mode | 4.6 | 3.9 | ns | ||||
tS_SDIH | Data input hold time | Client mode | 1.2 | 1.2 | ns | ||||
tM_SDOV | Data output valid time | Host transmitter | 5.6 | 4.8 | ns | ||||
tM_SDOH | Data output hold time | Host transmitter | -0.5 | -0.5 | ns | ||||
tS_SDOV | Data output valid time | Client transmitter | 36.2 | 25.9 | ns | ||||
tS_SDOH | Data output hold time | Client transmitter | 36 | 25.7 | ns | ||||
tPDM2LS | Data input setup time | Host mode PDM2 Left | 34.7 | 24.5 | ns | ||||
tPDM2LH | Data input hold time | Host mode PDM2 Left | -8.2 | -8.2 | ns | ||||
tPDM2RS | Data input setup time | Host mode PDM2 Right | 30.5 | 20.9 | ns | ||||
tPDM2RH | Data input hold time | Host mode PDM2 Right | -6.7 | -6.7 | ns |
Name | Description | Mode | VDD=1.8V | VDD=3.3V | Units | ||||
---|---|---|---|---|---|---|---|---|---|
Min. | Typ. | Max. | Min. | Typ. | Max. | ||||
tM_MCKOR | I2S MCK rise time(3) | Host mode / Capacitive load CL = 15 pF | 9.2 | 4.7 | ns | ||||
tM_MCKOF | I2S MCK fall time(3) | Host mode / Capacitive load CL = 15 pF | 11.6 | 5.4 | ns | ||||
dM_MCKO | I2S MCK duty cycle | Host mode | 47.1 | 50 | 47.3 | 50 | % | ||
dM_MCKI | I2S MCK duty cycle | Host mode, pin is input (1b) | 50 | 50 | % | ||||
tM_SCKOR | I2S SCK rise time(3) | Host mode / Capacitive load CL = 15 pF | 9 | 4.6 | ns | ||||
tM_SCKOF | I2S SCK fall time(3) | Host mode / Capacitive load CL = 15 pF | 9.7 | 4.6 | ns | ||||
dM_SCKO | I2S SCK duty cycle | Host mode | 47 | 50 | 47.2 | 50 | % | ||
fM_SCKO, 1/tM_SCKO | I2S SCK frequency | Host mode, Supposing external device response delay is 30ns | 7.8 | 9.2 | MHz | ||||
fS_SCKI, 1/tS_SCKI | I2S SCK frequency | Client mode, Supposing external device response delay is 30ns | 12.8 | 13 | MHz | ||||
dS_SCKO | I2S SCK duty cycle | Client mode | 50 | 50 | % | ||||
tM_FSOV | FS valid time | Host mode | 2.4 | 1.9 | ns | ||||
tM_FSOH | FS hold time | Host mode | -0.1 | -0.1 | ns | ||||
tS_FSIS | FS setup time | Client mode | 6 | 5.3 | ns | ||||
tS_FSIH | FS hold time | Client mode | 0 | 0 | ns | ||||
tM_SDIS | Data input setup time | Host mode | 36 | 25.9 | ns | ||||
tM_SDIH | Data input hold time | Host mode | -8.2 | -8.2 | ns | ||||
tS_SDIS | Data input setup time | Client mode | 9.1 | 8.3 | ns | ||||
tS_SDIH | Data input hold time | Client mode | 3.8 | 3.7 | ns | ||||
tM_SDOV | Data output valid time | Host transmitter | 2.5 | 1.9 | ns | ||||
tM_SDOH | Data output hold time | Host transmitter | -0.1 | -0.1 | ns | ||||
tS_SDOV | Data output valid time | Client transmitter | 29.8 | 19.7 | ns | ||||
tS_SDOH | Data output hold time | Client transmitter | 29.1 | 18.9 | ns | ||||
tPDM2LS | Data input setup time | Host mode PDM2 Left | 35.5 | 25.3 | ns | ||||
tPDM2LH | Data input hold time | Host mode PDM2 Left | -8.2 | -8.2 | ns | ||||
tPDM2RS | Data input setup time | Host mode PDM2 Right | 30.6 | 21.1 | ns | ||||
tPDM2RH | Data input hold time | Host mode PDM2 Right | -7 | -7 | ns |
Note:
- All timing characteristics given for 15pF capacitive load.
- These values are based on simulations and not covered by test limits in production.
- See I/O Pin Characteristics.