26.2 Features
The SUPC controls the following analog supply elements:
- Voltage Regulator System
- Main voltage regulators: LDO in Active, Standby, or Hibernate mode. Used for VDDCORE_SW domain
- Voltage regulator called VREGRAM used for VDDCORE_RAM domain and PLL
- Low-Power voltage regulator in Backup mode (LPVREGC)
- Additional capless regulator for USB transceivers (VREGUSB)
- Voltage Reference System (Bandgap)
- Reference voltage for ADC
- Temperature sensor
- Charge Pump for I/O pad and analog cells as PTC/AC/ADC in case of low VDD voltage
- 3.3V Brown-out Reset (BOR)
Detector
- Three instances of BOR are used when calibrated to monitor VDDIO/VDDA and VDDREG power supply voltages, during power-up, Active mode and Standby mode
- Programmable threshold value loaded from USER CFG page at startup
- Triggers resets
- 3.3V Low-Power Brown-out Reset
(DCBOR)
- Used in Backup mode to monitor VDDIO/VDDA and VDDREG
- Threshold values loaded from USER CFG page of CFM Flash Memory
- Triggers resets
- Operating modes: Continuous mode and Sampled mode (with programmable sampling frequency)
- 1.2V PORCORE Detector
- Monitors VDDCORE power supply voltage
- Tightly coupled with the capless regulator
- Triggers resets
- 3.3V Programmable Low-voltage
Detector
- Monitors VDDIO
- Configurable threshold and direction
- Can trigger Interrupt
- Output pins
- Pin toggling on RTC event or by SUPC in Backup mode