Jump to main content
Ultra-Low-Power Arm® Cortex®-A5 Core-Based MPU, Graphics Interface, Ethernet 10/100, IEEE®1588, CAN-FD, USB, AEC-Q100 Grade 2
Search
Home
47
Flexible Serial Communication Controller (FLEXCOM)
47.7
USART Functional Description
47.7.3
Synchronous and Asynchronous Modes
Description
Features
1
Configuration Summary
2
Block Diagram
3
Signal Description
4
Microchip Recommended Power Management Solutions
5
Automotive Quality Grade
6
Safety and Security Features
7
Pinout
8
Power Considerations
9
Memories
10
Event System
11
System Controller
12
Peripherals
13
Chip Identifier (CHIPID)
14
Cortex-A5 Processor (ARM)
15
L2 Cache Controller (L2CC)
16
Debug and Test Features
17
Standard Boot Strategies
18
CPU System Bus Matrix (CPUMX)
19
Matrix (H64MX/H32MX)
20
Special Function Registers (SFR)
21
Special Function Registers Backup (SFRBU)
22
Advanced Interrupt Controller (AIC)
23
Watchdog Timer (WDT)
24
Reset Controller (RSTC)
25
Shutdown Controller (SHDWC)
26
Periodic Interval Timer (PIT)
27
Real-time Clock (RTC)
28
System Controller Write Protection (SYSCWP)
29
Slow Clock Controller (SCKC)
30
Peripheral Touch Controller (PTC)
31
Low Power Asynchronous Receiver (RXLP)
32
Clock Generator
33
Power Management Controller (PMC)
34
Parallel Input/Output Controller (PIO)
35
External Memories
36
DDR-SDRAM Controller (MPDDRC)
37
Static Memory Controller (SMC)
38
DMA Controller (XDMAC)
39
LCD Controller (LCDC)
40
Ethernet MAC (GMAC)
41
USB Device High Speed Port (UDPHS)
42
USB Host High Speed Port (UHPHS)
43
Audio Class D Amplifier (CLASSD)
44
Inter-IC Sound Controller (I2SC)
45
Synchronous Serial Controller (SSC)
46
Two-wire Interface (TWIHS)
47
Flexible Serial Communication Controller (FLEXCOM)
47.1
Description
47.2
Embedded Characteristics
47.3
Block Diagram
47.4
I/O Lines Description
47.5
Product Dependencies
47.6
Register Accesses
47.7
USART Functional Description
47.7.1
Baud Rate Generator
47.7.2
Receiver and Transmitter Control
47.7.3
Synchronous and Asynchronous Modes
47.7.3.1
Transmitter Operations
47.7.3.2
Manchester Encoder
47.7.3.3
Asynchronous Receiver
47.7.3.4
Manchester Decoder
47.7.3.5
Radio Interface: Manchester Encoded USART Application
47.7.3.6
Synchronous Receiver
47.7.3.7
Receiver Operations
47.7.3.8
Parity
47.7.3.9
Multidrop Mode
47.7.3.10
Transmitter Timeguard
47.7.3.11
Receiver Timeout
47.7.3.12
Framing Error
47.7.3.13
Transmit Break
47.7.3.14
Receive Break
47.7.3.15
Hardware Handshaking
47.7.4
ISO7816 Mode
47.7.5
IrDA Mode
47.7.6
RS485 Mode
47.7.7
USART Comparison Function on Received Character
47.7.8
SPI Mode
47.7.9
LIN Mode
47.7.10
Test Modes
47.7.11
USART FIFOs
47.7.12
USART Register Write Protection
47.8
SPI Functional Description
47.9
TWI Functional Description
47.10
Register Summary
48
Universal Asynchronous Receiver Transmitter (UART)
49
Serial Peripheral Interface (SPI)
50
Quad Serial Peripheral Interface (QSPI)
51
Secure Digital MultiMedia Card Controller (SDMMC)
52
Image Sensor Controller (ISC)
53
Controller Area Network (MCAN)
54
Timer Counter (TC)
55
Pulse Density Modulation Interface Controller (PDMIC)
56
Pulse Width Modulation Controller (PWM)
57
Secure Fuse Controller (SFC)
58
Integrity Check Monitor (ICM)
59
Advanced Encryption Standard Bridge (AESB)
60
Advanced Encryption Standard (AES)
61
Secure Hash Algorithm (SHA)
62
Triple Data Encryption Standard (TDES)
63
True Random Number Generator (TRNG)
64
Analog Comparator Controller (ACC)
65
Security Module (SECUMOD)
66
Analog-to-Digital Controller (ADC)
67
Electrical Characteristics
68
Mechanical Characteristics
69
Marking
70
Ordering Information
71
Revision History
Microchip Information
47.7.3 Synchronous and Asynchronous Modes