35.1.2 MPDDR Controller Block Diagram Figure 35-2. MPDDRC Block Diagram Note: For more details, refer to the section ”DDR and SDMMC I/Os Calibration”.