19.3.1 Matrix Hosts

The H64MX manages 12 hosts, which means that each host can perform an access, concurrently with others, to an available client.

This matrix operates at MCK.

Each host has its own decoder, which is defined specifically for each host. In order to simplify the addressing, all the hosts have the same decodings.

Table 19-1. List of H64MX Hosts
Host No.NameSecurity Type
0Bridge from system bus Matrix (Core)Not applicable
1, 2DMA Controller 0Peripheral Securable
3, 4DMA Controller 1Peripheral Securable
5, 6LCDC DMAPeripheral Securable
7SDMMC0Peripheral Securable
8SDMMC1Peripheral Securable
9ISC DMAPeripheral Securable
10AESBNot applicable(1)
11Bridge from H32MX to H64MXNot applicable
Note:
  1. Host signals secure/not secure are propagated through the AES bridge.