67.19.2 DDR2-SDRAM

Note: For DDR2 memory, the SHIFT_SAMPLING field value in the MPRDDRC_RD_DATA_PATH register must be configured to 1.
Table 67-78. System Clock Waveform Parameters
Symbol Parameter Conditions Min Max Unit
tDDRCK DDRCK Cycle Time VDDCORE[1.1V, 1.32V] 7.5 8.0 ns
VDDCORE[1.2V, 1.32V],
VDDIODDR[1.8V, 1.9V] 6.0 8.0 ns