38.9.20 XDMAC Channel x Interrupt Mask Register [x = 0..15]

Name: XDMAC_CIM
Offset: 0x58 + n*0x40 [n=0..15]
Reset: 0x00000000
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
  ROIMWBEIMRBEIMFIMDIMLIMBIM 
Access RRRRRRR 
Reset 0000000 

Bit 6 – ROIM Request Overflow Error Interrupt Mask

ValueDescription
0

Request overflow interrupt is masked.

1

Request overflow interrupt is activated.

Bit 5 – WBEIM Write Bus Error Interrupt Mask

ValueDescription
0

Bus error interrupt is masked.

1

Bus error interrupt is activated.

Bit 4 – RBEIM Read Bus Error Interrupt Mask

ValueDescription
0

Bus error interrupt is masked.

1

Bus error interrupt is activated.

Bit 3 – FIM End of Flush Interrupt Mask

ValueDescription
0

End of flush interrupt is masked.

1

End of flush interrupt is activated.

Bit 2 – DIM End of Disable Interrupt Mask

ValueDescription
0

End of disable interrupt is masked.

1

End of disable interrupt is activated.

Bit 1 – LIM End of Linked List Interrupt Mask

ValueDescription
0

End of linked list interrupt is masked.

1

End of linked list interrupt is activated.

Bit 0 – BIM End of Block Interrupt Mask

ValueDescription
0

Block interrupt is masked.

1

Block interrupt is activated.