15.5.5 L2CC Tag RAM Latency Control Register

The L2 Cache Controller (L2CC) must be disabled in the L2CC Control Register prior to any write access to this register.

Name: L2CC_TRCR
Offset: 0x108
Reset: 0x00000111
Property: Read/Write in Secure mode, Read-only in Non-secure mode

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
      TWRLAT[2:0] 
Access  
Reset 001 
Bit 76543210 
  TRDLAT[2:0] TSETLAT[2:0] 
Access  
Reset 001001 

Bits 10:8 – TWRLAT[2:0] Write Access Latency

Latency to Tag RAM is the programmed value + 1.

Default value is 0.

Bits 6:4 – TRDLAT[2:0] Read Access Latency

Bits 2:0 – TSETLAT[2:0] Setup Latency