Jump to main content
Preliminary Data Sheet
Search
Product Pages
AVR32EA28
AVR32EA32
AVR32EA48
Home
38
Package Drawings
38.2
Package Marking Information
Introduction
Family Overview
Features
1
Block Diagram
2
Pinout
3
I/O Multiplexing and Considerations
4
Hardware Guidelines
5
Power Domains
6
Conventions
7
AVR® CPU
8
Memories
9
GPR - General Purpose Registers
10
Peripherals and Architecture
11
NVMCTRL - Nonvolatile Memory Controller
12
CLKCTRL - Clock Controller
13
SLPCTRL - Sleep Controller
14
RSTCTRL - Reset Controller
15
CPUINT - CPU Interrupt Controller
16
EVSYS - Event System
17
PORTMUX - Port Multiplexer
18
PORT - I/O Pin Configuration
19
BOD - Brown-out Detector
20
VREF - Voltage Reference
21
WDT - Watchdog Timer
22
TCA - 16-bit Timer/Counter Type A
23
TCB - 16-Bit Timer/Counter Type B
24
RTC - Real-Time Counter
25
USART - Universal Synchronous and Asynchronous Receiver and Transmitter
26
SPI - Serial Peripheral Interface
27
TWI - Two-Wire Interface
28
CRCSCAN - Cyclic Redundancy Check Memory Scan
29
CCL - Configurable Custom Logic
30
AC - Analog Comparator
31
ADC - Analog-to-Digital Converter
32
DAC - Digital-to-Analog Converter
33
UPDI - Unified Program and Debug Interface
34
Instruction Set Summary
35
Electrical Characteristics
36
Characteristics Graphs
37
Ordering Information
38
Package Drawings
38.1
Online Package Drawings
38.2
Package Marking Information
38.2.1
28-Pin SPDIP
38.2.2
28-Pin SSOP
38.2.3
28-Pin VQFN
38.2.4
32-Pin TQFP
38.2.5
32-Pin VQFN
38.2.6
32-Pin VQFN Wettable Flanks
38.2.7
48-Pin TQFP
38.2.8
48-Pin VQFN
38.2.9
48-Pin VQFN Wettable Flanks
38.3
28-Pin SPDIP
38.4
28-Pin SSOP
38.5
28-Pin VQFN
38.6
28-Pin VQFN Wettable Flanks
38.7
32-Pin TQFP
38.8
32-Pin VQFN
38.9
32-Pin VQFN Wettable Flanks
38.10
48-Pin TQFP
38.11
48-Pin VQFN
38.12
48-Pin VQFN Wettable Flanks
39
Data Sheet Revision History
Microchip Information
38.2 Package Marking Information