4.3 64-pin VQFN and 64-pin TQFP

64-PIN VQFN and TQFP (Top View)(1)

PIC32CM2532(LE00/LS00)064

PIC32CM5164(LE00/LS00/LS60)064

Note:
  1. The 64-pin VQFN package is with wettable flanks.
Table 4-3. 64-pin VQFN/64-pin TQFP PINMUX
PinPin NameAB(1,3)C(4,5)D(4,5)E(2)GHIJ(2)KPower RailReset State
VQFN64 / TQFP64EICREFADCACPTCDACOPAMPSERCOMIOSETSERCOM ALTIOSETTC / TCCRTC / USB / DebugAC / GCLKCCLTCCI2SIOSET
1PA00 / XIN32EXTINT[0] XY[0] OANEG[1]

SERCOM1/
PAD[0]

6

TCC2/WO[0]

AVDDI/O, Hi-Z
2PA01 / XOUT32EXTINT[1] XY[1] OAPOS[1]

SERCOM1/
PAD[1]

6

TCC2/WO[1]

AVDDI/O, Hi-Z
3PA02(3)(6)EXTINT[2] AIN[0] XY[2]VOUT0OANEG[0]

SERCOM0/
PAD[2]

3

TCC3/WO[0]

AVDDI/O, Hi-Z
4PA03EXTINT[3]VREFAAIN[1] XY[3] OANEG[2]

SERCOM0/
PAD[3]

3

TCC3/WO[1]

AVDDI/O, Hi-Z
5PB04EXTINT[4] AIN[12]AIN[6]XY[26] OAOUT[1] AVDDI/O, Hi-Z
6PB05EXTINT[5] AIN[13]AIN[7]XY[27] AVDDI/O, Hi-Z
7AVSS
8AVDD
9PB06EXTINT[6] AIN[14] XY[28] IN[6] AVDDI/O, Hi-Z
10PB07EXTINT[7] AIN[15] XY[29] IN[7] AVDDI/O, Hi-Z
11PB08EXTINT[8] AIN[18] XY[20]

SERCOM3/
PAD[0]

4

TC0/WO[0]

IN[8]

TCC3/WO[6]

AVDDI/O, Hi-Z
12PB09EXTINT[9] AIN[19] XY[21]

SERCOM3/
PAD[1]

4

TC0/WO[1]

OUT[2]

TCC3/WO[7]

AVDDI/O, Hi-Z
13PA04EXTINT[4]VREFBAIN[2]AIN[0] OAOUT[2]

SERCOM0/
PAD[0]

3

TCC0/WO[0]

IN[0]

TCC3/WO[2]

AVDDI/O, Hi-Z
14PA05EXTINT[5] AIN[3]AIN[1]XY[4] OAPOS[2]

SERCOM0/
PAD[1]

3

TCC0/WO[1]

IN[1]

TCC3/WO[3]

AVDDI/O, Hi-Z
15PA06EXTINT[6] AIN[4]AIN[2]XY[5] OAPOS[0]

SERCOM0/
PAD[2]

3

TCC1/WO[0]

IN[2]

TCC3/WO[4]

AVDDI/O, Hi-Z
16PA07(3)EXTINT[7] AIN[5]AIN[3] VOUT1OAOUT[0]

SERCOM0/
PAD[3]

3

TCC1/WO[1]

OUT[0]

TCC3/WO[5]

AVDDI/O, Hi-Z
17PA08NMI AIN[6] XY[6]

SERCOM1/
PAD[0]

1

SERCOM2/
PAD[0]

2

TCC0/WO[0]

RTC/IN[0]

IN[3]

TCC1/WO[2]

SDI1VDDI/O, Hi-Z
18PA09EXTINT[0] AIN[7] XY[7]

SERCOM1/
PAD[1]

1

SERCOM2/
PAD[1]

2

TCC0/WO[1]

RTC/IN[1]

IN[4]

TCC1/WO[3]

MCK[0]1,2VDDI/O, Hi-Z
19PA10EXTINT[1] AIN[8] XY[8]

SERCOM1/
PAD[2]

1, 6

SERCOM2/
PAD[2]

2

TCC1/WO[0]

GCLK/IO[4]

IN[5]

TCC0/WO[2]

SCK[0]1VDDI/O, Hi-Z
20PA11EXTINT[2] AIN[9] XY[9]

SERCOM1/
PAD[3]

1, 6

SERCOM2/
PAD[3]

2

TCC1/WO[1]

GCLK/IO[3]

OUT[1]

TCC0/WO[3]

FS[0]2VDDI/O, Hi-Z
21AVSSPLL
22VDD
23VSS
24VDDPLL
25PB12EXTINT[12] XY[30]

SERCOM3/
PAD[0]

1

TC0/WO[0]

GCLK/IO[6]

TCC0/WO[6]

FS[1]1,2VDDI/O, Hi-Z
26PB13EXTINT[13] XY[31]

SERCOM3/
PAD[1]

1

TC0/WO[1]

GCLK/IO[7]

TCC0/WO[7]

MCK[1]1,2VDDI/O, Hi-Z
27PB14EXTINT[14]

SERCOM3/
PAD[2]

1, 4

TC1/WO[0]

RTC/IN[4]

GCLK/IO[0]

IN[9] VDDI/O, Hi-Z
28PB15EXTINT[15]

SERCOM3/
PAD[3]

1, 4

TC1/WO[1]

RTC/IN[5]

GCLK/IO[1]

IN[10] VDDI/O, Hi-Z
29PA12EXTINT[12] XY[24]

SERCOM2/
PAD[0]

1

SERCOM4/
PAD[0]

2

TCC2/WO[0]

AC/CMP[0]

TCC0/WO[6]

VDDI/O, Hi-Z
30PA13EXTINT[13] XY[25]

SERCOM2/
PAD[1]

1

SERCOM4/
PAD[1]

2

TCC2/WO[1]

AC/CMP[1]

TCC0/WO[7]

VDDI/O, Hi-Z
31PA14 / XINEXTINT[3] XY[10]

SERCOM2/
PAD[2]

1

SERCOM0/
PAD[2]

4

TC0/WO[0]

GCLK/IO[0]

TCC0/WO[4]

VDDI/O, Hi-Z
32PA15 / XOUTEXTINT[4] XY[11]

SERCOM2/
PAD[3]

1

SERCOM0/
PAD[3]

4

TC0/WO[1]

GCLK/IO[1]

TCC0/WO[5]

VDDI/O, Hi-Z
33VSS
34VDD
35PA16EXTINT[5] XY[12]

SERCOM1/
PAD[0]

3

SERCOM0/
PAD[0]

4

TCC2/WO[0]

RTC/IN[2]

GCLK/IO[2]

IN[0]

TCC0/WO[6]

VDDI/O, Hi-Z
36PA17EXTINT[6] XY[13]

SERCOM1/
PAD[1]

3

SERCOM0/
PAD[1]

4

TCC2/WO[1]

RTC/IN[3]

GCLK/IO[3]

IN[1]

TCC0/WO[7]

VDDI/O, Hi-Z
37PA18EXTINT[7] XY[14]

SERCOM1/
PAD[2]

3

SERCOM0/
PAD[2]

4

TC2/WO[0]

RTC/OUT[0]

AC/CMP[0]

IN[2]

TCC0/WO[2]

FS[0]1VDDI/O, Hi-Z
38PA19EXTINT[0] XY[15]

SERCOM1/
PAD[3]

3

SERCOM0/
PAD[3]

4

TC2/WO[1]

RTC/OUT[1]

AC/CMP[1]

OUT[0]

TCC0/WO[3]

SDO1,2VDDI/O, Hi-Z
39PB16EXTINT[0]

SERCOM5/
PAD[0]

1

TC2/WO[0]

RTC/OUT[4]

GCLK/IO[2]

IN[11]

TCC0/WO[4]

SDI2VDDI/O, Hi-Z
40PB17EXTINT[1]

SERCOM5/
PAD[1]

1

TC2/WO[1]

RTC/OUT[5]

GCLK/IO[3]

OUT[3]

TCC0/WO[5]

VDDI/O, Hi-Z
41PA20EXTINT[4] XY[22]

SERCOM3/
PAD[2]

3

SERCOM2/
PAD[2]

3

TC1/WO[0]

GCLK/IO[4]

IN[5]

TCC0/WO[6]

SCK[0]2VDDI/O, Hi-Z
42PA21EXTINT[5] XY[23]

SERCOM3/
PAD[3]

3

SERCOM2/
PAD[3]

3

GCLK/IO[5]

TCC0/WO[7]

SCK[1]1,2VDDI/O, Hi-Z
43PA22EXTINT[1] XY[16]

SERCOM0/
PAD[0]

1

SERCOM2/
PAD[0]

3

TC0/WO[0]

RTC/OUT[2]

GCLK/IO[2]

IN[6]

TCC0/WO[4]

VDDI/O, Hi-Z
44PA23EXTINT[2] XY[17]

SERCOM0/
PAD[1]

1

SERCOM2/
PAD[1]

3

TC0/WO[1]

RTC/OUT[3]

GCLK/IO[1]

IN[7]

TCC0/WO[5]

VDDI/O, Hi-Z
45PA24EXTINT[3]

SERCOM0/
PAD[2]

1

SERCOM2/
PAD[2]

3

TC1/WO[0]

USB/DM

AC/CMP[2]

IN[8]

TCC1/WO[2]

VDDI/O, Hi-Z
46PA25EXTINT[4]

SERCOM0/
PAD[3]

1

SERCOM2/
PAD[3]

3

TC1/WO[1]

USB/DP

AC/CMP[3]

OUT[2]

TCC1/WO[3]

VDDI/O, Hi-Z
47VSS
48VDD
49PB22EXTINT[6]

SERCOM0/
PAD[2]

1

SERCOM5/
PAD[2]

4

USB/SOF_1KHZ

GCLK/IO[0]

IN[0]

TCC3/WO[0]

VDDI/O, Hi-Z
50PB23EXTINT[7]

SERCOM0/
PAD[3]

1

SERCOM5/
PAD[3]

4

GCLK/IO[1]

OUT[0]

TCC3/WO[1]

VDDI/O, Hi-Z
51VSS
52RESET VDDI, PU
53VDDCORE
54VSSCORE
55VDDOUT
56VDD
57PA30 / SWCLKEXTINT[6] XY[18]

SERCOM1/
PAD[2]

4

TCC1/WO[0]

SWCLK

GCLK/IO[0]

IN[3]

TCC3/WO[4]

VDDSWCLK, I, PU
58PA31 / SWDIOEXTINT[7] XY[19]

SERCOM1/
PAD[3]

4

TCC1/WO[1]

OUT[1]

TCC3/WO[5]

VDDI/O, Hi-Z
59PB30EXTINT[14]

SERCOM1/
PAD[0]

4

SERCOM5/
PAD[0]

3

TCC0/WO[0]

TCC1/WO[2]

VDDI/O, Hi-Z
60PB31EXTINT[15]

SERCOM1/
PAD[1]

4

SERCOM5/
PAD[1]

3

TCC0/WO[1]

TCC1/WO[3]

VDDI/O, Hi-Z
61PB00EXTINT[0] AIN[16]

SERCOM3/
PAD[2]

3

SERCOM5/
PAD[2]

3, 4 IN[1] VDDI/O, Hi-Z
62PB01EXTINT[1] AIN[17]

SERCOM3/
PAD[3]

3

SERCOM5/
PAD[3]

3, 4 IN[2] VDDI/O, Hi-Z
63PB02EXTINT[2] AIN[10]AIN[4]

SERCOM3/
PAD[0]

3

SERCOM5/
PAD[0]

4

TC2/WO[0]

OUT[0]

TCC3/WO[2]

VDDI/O, Hi-Z
64PB03(6)EXTINT[3] AIN[11]AIN[5]

SERCOM3/
PAD[1]

3

SERCOM5/
PAD[1]

4

TC2/WO[1]

TCC3/WO[3]

VDDI/O, Hi-Z
Note:
  1. All analog pin functions are on the peripheral function B. The peripheral function B must be selected to disable the digital control of the pin.
  2. Refer to TCC peripheral chapter for the list of supported features for each peripheral instance.
  3. When DAC0 or DAC1 channel is enabled, respective VOUT0 (PA02) or VOUT1 (PA07) pins cannot be used for other purposes (excluding analog inputs).
  4. I²C is not supported on all SERCOM pins. Refer to SERCOM I²C peripheral chapter for the list of supported features for each peripheral instance.
  5. SERCOM1 signals are not available for the PIC32CM LS60 family as reserved for ATECC608B interconnection.
  6. The transition time of the following pins must be greater than 50μs in order to not affect the XOSC32 cycle to cycle jitter.