4.2 48-pin VQFN and 48-pin TQFP

48-PIN VQFN and TQFP (Top View)(1)(2)

PIC32CM1216(LE00/LS00)048

PIC32CM2532(LE00/LS00)048

PIC32CM5164(LE00/LS00/LS60)048

Note:
  1. The 48-pin VQFN package is with wettable flanks.
  2. The 48-pin TQFP package is only available for PIC32CM LE00/LS00.
Table 4-2. 48-pin VQFN/48-pin TQFP I/O PINMUX
PinPin NameAB(1,3)C(4)(5)D(4)(5)E(2)GHIJ(2)KPower RailReset State
VQFN48 / TQFP48EICREFADCACPTCDACOPAMPSERCOMIOSETSERCOM ALTIOSETTC / TCCRTC / USB / DebugAC / GCLKCCLTCCI2SIOSET
1PA00 / XIN32EXTINT[0] XY[0] OANEG[1]

SERCOM1/
PAD[0]

6

TCC2/
WO[0]

AVDDI/O, Hi-Z
2PA01 / XOUT32EXTINT[1] XY[1] OAPOS[1]

SERCOM1/
PAD[1]

6

TCC2/
WO[1]

AVDDI/O, Hi-Z
3PA02(3)(6)EXTINT[2] AIN[0] XY[2]VOUT0OANEG[0]

SERCOM0/
PAD[2]

3

TCC3/
WO[0]

AVDDI/O, Hi-Z
4PA03EXTINT[3]VREFAAIN[1] XY[3] OANEG[2]

SERCOM0/
PAD[3]

3

TCC3/
WO[1]

AVDDI/O, Hi-Z
5AVSS
6AVDD
7PB08EXTINT[8] AIN[18] XY[20]

SERCOM3/
PAD[0]

4

TC0/
WO[0]

IN[8]

TCC3/
WO[6]

AVDDI/O, Hi-Z
8PB09EXTINT[9] AIN[19] XY[21]

SERCOM3/
PAD[1]

4

TC0/
WO[1]

OUT[2]

TCC3/
WO[7]

AVDDI/O, Hi-Z
9PA04EXTINT[4]VREFBAIN[2]AIN[0] OAOUT[2]

SERCOM0/
PAD[0]

3

TCC0/
WO[0]

IN[0]

TCC3/
WO[2]

AVDDI/O, Hi-Z
10PA05EXTINT[5] AIN[3]AIN[1]XY[4] OAPOS[2]

SERCOM0/
PAD[1]

3

TCC0/
WO[1]

IN[1]

TCC3/
WO[3]

AVDDI/O, Hi-Z
11PA06EXTINT[6] AIN[4]AIN[2]XY[5] OAPOS[0]

SERCOM0/
PAD[2]

3

TCC1/
WO[0]

IN[2]

TCC3/
WO[4]

AVDDI/O, Hi-Z
12PA07(3)EXTINT[7] AIN[5]AIN[3] VOUT1OAOUT[0]

SERCOM0/
PAD[3]

3

TCC1/
WO[1]

OUT[0]

TCC3/
WO[5]

AVDDI/O, Hi-Z
13PA08NMI AIN[6] XY[6]

SERCOM1/
PAD[0]

1

SERCOM2/
PAD[0]

2

TCC0/
WO[0]

RTC/
IN[0]

IN[3]

TCC1/
WO[2]

SDI1VDDI/O, Hi-Z
14PA09EXTINT[0] AIN[7] XY[7]

SERCOM1/
PAD[1]

1

SERCOM2/
PAD[1]

2

TCC0/
WO[1]

RTC/
IN[1]

IN[4]

TCC1/
WO[3]

MCK[0]1,2VDDI/O, Hi-Z
15PA10EXTINT[1] AIN[8] XY[8]

SERCOM1/
PAD[2]

1, 6

SERCOM2/
PAD[2]

2

TCC1/
WO[0]

GCLK/
IO[4]

IN[5]

TCC0/
WO[2]

SCK[0]1VDDI/O, Hi-Z
16PA11EXTINT[2] AIN[9] XY[9]

SERCOM1/
PAD[3]

1, 6

SERCOM2/
PAD[3]

2

TCC1/
WO[1]

GCLK/
IO[3]

OUT[1]

TCC0/
WO[3]

FS[0]2VDDI/O, Hi-Z
17AVSSPLL
18VDD
19VSS
20VDDPLL
21PA12EXTINT[12] XY[24]

SERCOM2/
PAD[0]

1

SERCOM4/
PAD[0]

2

TCC2/
WO[0]

AC/
CMP[0]

TCC0/
WO[6]

VDDI/O, Hi-Z
22PA13EXTINT[13] XY[25]

SERCOM2/
PAD[1]

1

SERCOM4/
PAD[1]

2

TCC2/
WO[1]

AC/
CMP[1]

TCC0/
WO[7]

VDDI/O, Hi-Z
23PA14 / XINEXTINT[3] XY[10]

SERCOM2/
PAD[2]

1

SERCOM0/
PAD[2]

4

TC0/
WO[0]

GCLK/
IO[0]

TCC0/
WO[4]

VDDI/O, Hi-Z
24PA15 / XOUTEXTINT[4] XY[11]

SERCOM2/
PAD[3]

1

SERCOM0/
PAD[3]

4

TC0/
WO[1]

GCLK/
IO[1]

TCC0/
WO[5]

VDDI/O, Hi-Z
25PA16EXTINT[5] XY[12]

SERCOM1/
PAD[0]

3

SERCOM0/
PAD[0]

4

TCC2/
WO[0]

RTC/
IN[2]

GCLK/
IO[2]

IN[0]

TCC0/
WO[6]

VDDI/O, Hi-Z
26PA17EXTINT[6] XY[13]

SERCOM1/
PAD[1]

3

SERCOM0/
PAD[1]

4

TCC2/
WO[1]

RTC/
IN[3]

GCLK/
IO[3]

IN[1]

TCC0/
WO[7]

VDDI/O, Hi-Z
27PA18EXTINT[7] XY[14]

SERCOM1/
PAD[2]

3

SERCOM0/
PAD[2]

4

TC2/
WO[0]

RTC/
OUT[0]

AC/
CMP[0]

IN[2]

TCC0/
WO[2]

FS[0]1VDDI/O, Hi-Z
28PA19EXTINT[0] XY[15]

SERCOM1/
PAD[3]

3

SERCOM0/
PAD[3]

4

TC2/
WO[1]

RTC/
OUT[1]

AC/
CMP[1]

OUT[0]

TCC0/
WO[3]

SDO1,2VDDI/O, Hi-Z
29PA20EXTINT[4] XY[22]

SERCOM3/
PAD[2]

3

SERCOM2/
PAD[2]

3

TC1/
WO[0]

GCLK/
IO[4]

IN[5]

TCC0/
WO[6]

SCK[0]2VDDI/O, Hi-Z
30PA21EXTINT[5] XY[23]

SERCOM3/
PAD[3]

3

SERCOM2/
PAD[3]

3

GCLK/
IO[5]

TCC0/
WO[7]

SCK[1]1,2VDDI/O, Hi-Z
31PA22EXTINT[1] XY[16]

SERCOM0/
PAD[0]

1

SERCOM2/
PAD[0]

3

TC0/
WO[0]

RTC/
OUT[2]

GCLK/
IO[2]

IN[6]

TCC0/
WO[4]

VDDI/O, Hi-Z
32PA23EXTINT[2] XY[17]

SERCOM0/
PAD[1]

1

SERCOM2/
PAD[1]

3

TC0/
WO[1]

RTC/
OUT[3]

GCLK/
IO[1]

IN[7]

TCC0/
WO[5]

VDDI/O, Hi-Z
33PA24EXTINT[3]

SERCOM0/
PAD[2]

1

SERCOM2/
PAD[2]

3

TC1/
WO[0]

USB/
DM

AC/
CMP[2]

IN[8]

TCC1/
WO[2]

VDDI/O, Hi-Z
34PA25EXTINT[4]

SERCOM0/
PAD[3]

1

SERCOM2/
PAD[3]

3

TC1/
WO[1]

USB/
DP

AC/
CMP[3]

OUT[2]

TCC1/
WO[3]

VDDI/O, Hi-Z
35VSS
36VDD
37PB22EXTINT[6]

SERCOM0/
PAD[2]

1

SERCOM5/
PAD[2]

4

USB/
SOF_1KHZ

GCLK/
IO[0]

IN[0]

TCC3/
WO[0]

VDDI/O, Hi-Z
38PB23EXTINT[7]

SERCOM0/
PAD[3]

1

SERCOM5/
PAD[3]

4

GCLK/
IO[1]

OUT[0]

TCC3/
WO[1]

VDDI/O, Hi-Z
39VSS
40RESET VDDI, PU
41VDDCORE
42VSSCORE
43VDDOUT
44VDD
45PA30 / SWCLKEXTINT[6] XY[18]

TCC1/
WO[0]

SWCLK

GCLK/
IO[0]

IN[3]

TCC3/
WO[4]

VDD

SWCLK,
I, PU

46PA31 / SWDIOEXTINT[7] XY[19]

TCC1/
WO[1]

OUT[1]

TCC3/
WO[5]

VDDI/O, Hi-Z
47PB02EXTINT[2] AIN[10]AIN[4]

SERCOM3/
PAD[0]

3

SERCOM5/
PAD[0]

4

TC2/
WO[0]

OUT[0]

TCC3/
WO[2]

VDDI/O, Hi-Z
48PB03(6)EXTINT[3] AIN[11]AIN[5]

SERCOM3/
PAD[1]

3

SERCOM5/
PAD[1]

4

TC2/
WO[1]

TCC3/
WO[3]

VDDI/O, Hi-Z
Note:
  1. All analog pin functions are on the peripheral function B. The peripheral function B must be selected to disable the digital control of the pin.
  2. Refer to TCC peripheral chapter for the list of supported features for each peripheral instance.
  3. When DAC0 or DAC1 channel is enabled, respective VOUT0 (PA02) or VOUT1 (PA07) pins cannot be used for other purposes (excluding analog inputs).
  4. I²C is not supported on all SERCOM pins. Refer to SERCOM I²C peripheral chapter for the list of supported features for each peripheral instance.
  5. SERCOM1 signals are not available for the PIC32CM LS60 family as reserved for ATECC608B interconnection.
  6. The transition time of the following pins must be greater than 50μs in order to not affect the XOSC32 cycle to cycle jitter.