4.1 32-pin VQFN and 32-pin TQFP

32-pin VQFN and 32-pin TQFP (Top View) (1)
PIC32CM1216(LE00/LS00)032
Note:
  1. The 32-pin VQFN package has wettable flanks.
Table 4-1. 32-pin VQFN and 32-pin TQFP I/O Pinmux
PinPin Name AB (1,2) C(3) D(3) EGHIPower Rail Reset State
VQFN32 / TQFP32EICREFADCACPTCDACOPAMPSERCOMIOSETSERCOM ALTIOSETTCRTC / USB / DebugAC / GCLKCCL
1PA00 / XIN32EXTINT[0] XY[0] OANEG[1] SERCOM1/ PAD[0]2 AVDDI/O, Hi-Z
2PA01 / XOUT32EXTINT[1] XY[1] OAPOS[1] SERCOM1/ PAD[1]2 AVDDI/O, Hi-Z
3PA02(2)(4)EXTINT[2] AIN[0] XY[2]VOUT0OANEG[0] SERCOM0/ PAD[2]2 AVDDI/O, Hi-Z
4PA03EXTINT[3]VREFAAIN[1] XY[3] OANEG[2] SERCOM0/ PAD[3]2 AVDDI/O, Hi-Z
5PA04EXTINT[4]VREFBAIN[2]AIN[0] OAOUT[2] SERCOM0/ PAD[0]2 IN[0]AVDDI/O, Hi-Z
6PA05EXTINT[5] AIN[3]AIN[1]XY[4] OAPOS[2] SERCOM0/ PAD[1]2 IN[1]AVDDI/O, Hi-Z
7PA06EXTINT[6] AIN[4]AIN[2]XY[5] OAPOS[0] SERCOM0/ PAD[2]2 IN[2]AVDDI/O, Hi-Z
8PA07(2)EXTINT[7] AIN[5]AIN[3] VOUT1OAOUT[0] SERCOM0/ PAD[3]2 OUT[0]AVDDI/O, Hi-Z
9AVDD
10VSS
11PA08NMI AIN[6] XY[6] SERCOM1/ PAD[0]1SERCOM2/ PAD[0]2 RTC/ IN[0] IN[3]VDDI/O, Hi-Z
12PA09EXTINT[0] AIN[7] XY[7] SERCOM1/ PAD[1]1SERCOM2/ PAD[1]2 RTC/ IN[1] IN[4]VDDI/O, Hi-Z
13PA10EXTINT[1] AIN[8] XY[8] SERCOM1/ PAD[2]1, 2SERCOM2/ PAD[2]2 GCLK/ IO[4]IN[5]VDDI/O, Hi-Z
14VDDPLL
15PA14 / XINEXTINT[3] XY[10] SERCOM2/ PAD[2]1SERCOM0/ PAD[2]3TC0/ WO[0] GCLK/ IO[0] VDDI/O, Hi-Z
16PA15 / XOUTEXTINT[4] XY[11] SERCOM2/ PAD[3]1SERCOM0/ PAD[3]3TC0/ WO[1] GCLK/ IO[1] VDDI/O, Hi-Z
17PA16EXTINT[5] XY[12] SERCOM1/ PAD[0]3SERCOM0/ PAD[0]3 RTC/ IN[2]GCLK/ IO[2]IN[0]VDDI/O, Hi-Z
18PA17EXTINT[6] XY[13] SERCOM1/ PAD[1]3SERCOM0/ PAD[1]3 RTC/ IN[3]GCLK/ IO[3]IN[1]VDDI/O, Hi-Z
19PA18EXTINT[7] XY[14] SERCOM1/ PAD[2]3SERCOM0/ PAD[2]3TC2/ WO[0]RTC/ OUT[0]AC/ CMP[0]IN[2]VDDI/O, Hi-Z
20PA19EXTINT[0] XY[15] SERCOM1/ PAD[3]3SERCOM0/ PAD[3]3TC2/ WO[1]RTC/ OUT[1]AC/ CMP[1]OUT[0]VDDI/O, Hi-Z
21PA22EXTINT[1] XY[16] SERCOM0/ PAD[0]1SERCOM2/ PAD[0]3TC0/ WO[0]RTC/ OUT[2]GCLK/ IO[2] VDDI/O, Hi-Z
22PA23EXTINT[2] XY[17] SERCOM0/ PAD[1]1SERCOM2/ PAD[1]3TC0/ WO[1]RTC/ OUT[3]GCLK/ IO[1] VDDI/O, Hi-Z
23PA24EXTINT[3] SERCOM0/ PAD[2]1SERCOM2/ PAD[2]3TC1/ WO[0]USB/ DM VDDI/O, Hi-Z
24PA25EXTINT[4] SERCOM0/ PAD[3]1SERCOM2/ PAD[3]3TC1/ WO[1]USB/ DP VDDI/O, Hi-Z
25VSS
26RESET VDDI, PU
27VDDCORE
28VSSCORE
29VDDOUT
30VDD
31PA30 / SWCLKEXTINT[6] XY[18] SERCOM1/ PAD[2]2 SWCLKGCLK/ IO[0]IN[3]VDDSWCLK, I, PU
32PA31 / SWDIO(4)EXTINT[7] XY[19] SERCOM1/ PAD[3]2 OUT[1]VDDI/O, Hi-Z
Note:
  1. All analog pin functions are on the peripheral function B. The peripheral function B must be selected to disable the digital control of the pin.
  2. When DAC0 or DAC1 channel is enabled, respective VOUT0 (PA02) or VOUT1 (PA07) pins cannot be used for other purposes (excluding analog inputs).
  3. I²C is not supported on all SERCOM pins. Refer to SERCOM I²C peripheral chapter for the list of supported features for each peripheral instance.
  4. The transition time of the following pins must be greater than 50μs in order to not affect the XOSC32 cycle to cycle jitter.