23.5.3 Reset Controller Mode Register
Note:
Backup reset value is 0x00000001.
This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC_WPMR).
Name: | RSTC_MR |
Offset: | 0x08 |
Reset: | See Note |
Property: | Read/Write |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
KEY[7:0] | |||||||||
Access | W | W | W | W | W | W | W | W | |
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
Access | |||||||||
Reset |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
Access | |||||||||
Reset |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
URSTIEN | SCKSW | URSTEN | |||||||
Access | R/W | R/W | R/W | ||||||
Reset |
Bits 31:24 – KEY[7:0] Write Access Password
Value | Name | Description |
---|---|---|
0xA5 | PASSWD | Writing any other value in this field aborts the write operation. Always reads as 0. |
Bit 4 – URSTIEN User Reset Interrupt Enable
Value | Description |
---|---|
0 | RSTC_SR.USRTS at 1 has no effect on the RSTC interrupt. |
1 | RSTC_SR.USRTS at 1 asserts the RSTC interrupt if URSTEN = 0. |
Bit 1 – SCKSW Slow Clock Switching
Value | Description |
---|---|
0 | The detection of a 32.768 kHz crystal failure has no effect. |
1 | The detection of a 32.768 kHz crystal failure resets the logic supplied by VDDCORE. |
Bit 0 – URSTEN User Reset Enable
Value | Description |
---|---|
0 | The detection of a low level on the pin NRST does not trigger a user reset. |
1 | The detection of a low level on the pin NRST triggers a user reset. |