51.7.57 ISC DMA Stride 1 Register Name: ISC_DST1Offset: 0x3F8Reset: 0x00000000Property: Read/WriteBit 3130292827262524 Access Reset Bit 2322212019181716 Access Reset Bit 15141312111098 ST1[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 ST1[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bits 15:0 – ST1[15:0] Channel 1 Stride
Bit 3130292827262524 Access Reset Bit 2322212019181716 Access Reset Bit 15141312111098 ST1[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 ST1[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000