51.7.55 ISC DMA Stride 0 Register Name: ISC_DST0Offset: 0x3F0Reset: 0x00000000Property: Read/WriteBit 3130292827262524 Access Reset Bit 2322212019181716 Access Reset Bit 15141312111098 ST0[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 ST0[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bits 15:0 – ST0[15:0] Channel 0 Stride
Bit 3130292827262524 Access Reset Bit 2322212019181716 Access Reset Bit 15141312111098 ST0[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 ST0[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000