43.8.3 I2SC Status Register
Name: | I2SC_SR |
Offset: | 0x08 |
Reset: | 0x00000000 |
Property: | Read-only |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
Access | |||||||||
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
TXURCH[1:0] | |||||||||
Access | R | R | |||||||
Reset | 0 | 0 |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
RXORCH[1:0] | |||||||||
Access | R | R | |||||||
Reset | 0 | 0 |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
TXUR | TXRDY | TXEN | RXOR | RXRDY | RXEN | ||||
Access | R | R | R | R | R | R | |||
Reset | 0 | 0 | 0 | 0 | 0 | 0 |
Bits 21:20 – TXURCH[1:0] Transmit Underrun Channel
Value | Description |
---|---|
0 |
Cleared when I2SC_SCR.TXUR is written to ’1’. |
1 |
Bit i of this field is set when a transmit underrun error occurred in channel i (i = 0 for first channel of the frame). |
Bits 9:8 – RXORCH[1:0] Receive Overrun Channel
Cleared when I2SC_SCR.RXOR is written to ’1’.
Bit i of this field is set when a receive overrun error occurred in channel i (i = 0 for first channel of the frame).
Bit 6 – TXUR Transmit Underrun
Value | Description |
---|---|
0 | Cleared when the corresponding bit in I2SC_SCR is written to ’1’. |
1 | Set when an underrun error occurs on I2SC_THR or when the corresponding bit in I2SC_SSR is written to ’1’. |
Bit 5 – TXRDY Transmit Ready
Value | Description |
---|---|
0 | Cleared when data is written to I2SC_THR. |
1 | Set when I2SC_THR is empty and can be written with new data to be transmitted. |
Bit 4 – TXEN Transmitter Enabled
Value | Description |
---|---|
0 | Cleared when the transmitter is disabled, following a I2SC_CR.TXDIS or I2SC_CR.SWRST request. |
1 | Set when the transmitter is enabled, following a I2SC_CR.TXEN request. |
Bit 2 – RXOR Receive Overrun
Value | Description |
---|---|
0 | Cleared when the corresponding bit in I2SC_SCR is written to ’1’. |
1 | Set when an overrun error occurs on I2SC_RHR or when the corresponding bit in I2SC_SSR is written to ’1’. |
Bit 1 – RXRDY Receive Ready
Value | Description |
---|---|
0 | Cleared when I2SC_RHR is read. |
1 | Set when received data is present in I2SC_RHR. |
Bit 0 – RXEN Receiver Enabled
Value | Description |
---|---|
0 | Cleared when the receiver is disabled, following a RXDIS or SWRST request in I2SC_CR. |
1 | Set when the receiver is enabled, following a RXEN request in I2SC_CR. |