14.5.9 L2CC Event Counter 0 Configuration Register

Name: L2CC_ECFGR0
Offset: 0x208
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
   ESRC[3:0]EIGEN[1:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 

Bits 5:2 – ESRC[3:0] Event Counter Source

ValueNameDescription
0x0 CNT_DIS

Counter Disabled

0x1 SRC_CO

Source is CO

0x2 SRC_DRHIT

Source is DRHIT

0x3 SRC_DRREQ

Source is DRREQ

0x4 SRC_DWHIT

Source is DWHIT

0x5 SRC_DWREQ

Source is DWREQ

0x6 SRC_DWTREQ

Source is DWTREQ

0x7 SRC_IRHIT

Source is IRHIT

0x8 SRC_IRREQ

Source is IRREQ

0x9 SRC_WA

Source is WA

0xa SRC_IPFALLOC

Source is IPFALLOC

0xb SRC_EPFHIT

Source is EPFHIT

0xc SRC_EPFALLOC

Source is EPFALLOC

0xd SRC_SRRCVD

Source is SRRCVD

0xe SRC_SRCONF

Source is SRCONF

0xf SRC_EPFRCVD

Source is EPFRCVD

Bits 1:0 – EIGEN[1:0] Event Counter Interrupt Generation

ValueNameDescription
0x0 INT_DIS

Disables (default)

0x1 INT_EN_INCR

Enables with Increment condition

0x2 INT_EN_OVER

Enables with Overflow condition

0x3 INT_GEN_DIS

Disables Interrupt generation