39.113 GMAC Receive Buffer Queue Base Address Register Priority Queue x

These registers hold the start address of the receive buffer queues (receive buffers descriptor lists) for the additional queues and must be initialized to the address of valid descriptors, even if the priority queues are not used.

Name: GMAC_RBQBAPQx
Offset: 0x0480 + (x-1)*0x04 [x=1..2]
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 RXBQBA[29:22] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 RXBQBA[21:14] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 RXBQBA[13:6] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 RXBQBA[5:0]   
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 

Bits 31:2 – RXBQBA[29:0] Receive Buffer Queue Base Address

Written with the address of the start of the receive queue.