The value of this register is determined as the number of I3CxCLK clocks corresponding to the Bus Idle
Condition. An internal counter incremented by the I3CxCLK clock
is compared against this value to determine when a Bus Idle Condition
occurs.
To ensure expected behavior,
this register should only be written when the module is disabled (EN = 0).
Name:
I3CxBIDL
Address:
0x092, 0x0C5
Bus Idle Condition
Threshold
Bit
15
14
13
12
11
10
9
8
BIDL[15:0]
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
BIDL[15:0]
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bits 15:0 – BIDL[15:0]
Bus Idle Condition Threshold
The value of this register is determined as the number of I3CxCLKI3CxCLK clocks corresponding to the Bus Idle
Condition. An internal counter incremented by the I3CxCLK clock
is compared against this value to determine when a Bus Idle Condition
occurs.
To ensure expected behavior,
this register should only be written when the module is disabled (EN Target Enable = 0).
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.