4.6.3 SDIO Client Timing
The SDIO Client interface timing for ATWILC3000-MR110xA module is
shown in the following figure.
The following table provides the SDIO Client timing parameters for the ATWILC3000-MR110xA module.
Parameter | Symbol | Min. | Max. | Units |
---|---|---|---|---|
Clock Input Frequency (1) | fPP | — | 50 | MHz |
Clock Low Pulse Width | tWL | 6 | — | ns |
Clock High Pulse Width | tWH | 7 | — | |
Clock Rise Time | tLH | 0 | 5 | |
Clock Fall Time | tHL | 0 | 5 | |
Input Setup Time | tISU | 6 | — | |
Input Hold Time | tIH | 8 | — | |
Output Delay (2) | tODLY | 3 | 11 |
Note:
- The maximum clock frequency specified is limited by the SDIO Client interface internal design; the actual maximum clock frequency can be lower and depends on the specific PCB layout.
- The timing is based on 15 pF output loading.