22.12.3 TxCLK
Name: | TxCLK |
Offset: | 0x0311 |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
CS[4:0] | |||||||||
Access | R/W | R/W | R/W | R/W | R/W | ||||
Reset | 0 | 0 | 0 | 0 | 0 |
Bits 4:0 – CS[4:0] Timer Clock Source Selection
CS | Clock Source |
---|---|
11111-10110 |
Reserved |
10101 |
CLB_BLE[3] |
10100 |
CLB_BLE[2] |
10011 |
CLB_BLE[1] |
10010 |
CLB_BLE[0] |
10001 |
CLC4_OUT |
10000 |
CLC3_OUT |
01111 |
CLC2_OUT |
01110 |
CLC1_OUT |
01101 |
Reserved |
01100 |
Reserved |
01011 |
TMR0_overflow_OUT |
01010 |
Reserved |
01001 |
EXTOSC |
01000 |
Reserved |
00111 |
MFINTOSC (32 kHz) |
00110 |
MFINTOSC (500 kHz) |
00101 |
SFINTOSC (1 MHz) |
00100 |
LFINTOSC |
00011 |
HFINTOSC |
00010 |
FOSC |
00001 |
FOSC/4 |
00000 |
Pin selected by T1CKIPPS |
Reset States: |
|