22.12.3 TxCLK

Timer Clock Source Selection Register
Name: TxCLK
Offset: 0x0311

Bit 76543210 
    CS[4:0] 
Access R/WR/WR/WR/WR/W 
Reset 00000 

Bits 4:0 – CS[4:0] Timer Clock Source Selection

Table 22-4. Timer Clock Sources
CSClock Source
11111-10110Reserved
10101CLB_BLE[3]
10100CLB_BLE[2]
10011CLB_BLE[1]
10010CLB_BLE[0]
10001CLC4_OUT
10000CLC3_OUT
01111CLC2_OUT
01110CLC1_OUT
01101Reserved
01100Reserved
01011TMR0_overflow_OUT
01010Reserved
01001EXTOSC
01000Reserved
00111MFINTOSC (32 kHz)
00110MFINTOSC (500 kHz)
00101SFINTOSC (1 MHz)
00100LFINTOSC
00011HFINTOSC
00010FOSC
00001FOSC/4
00000Pin selected by T1CKIPPS
Reset States: 
POR/BOR = 00000
All Other Resets = uuuuu