24.4 PMD Register Summary

See the PMD module in the Product Memory Mapping Overview from Related Links for the base address.

Note: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See CLR, SET and INV Registers from Related Links.
OffsetNameBit Pos.76543210

0x00

...

0xDF

Reserved         
0xE0PMD17:0ADCMDACMDDACMD     
15:8     ADCSAR-SHRMDCVDMDADCSARMD
23:16        
31:24  QSPIMD     

0xE4

...

0xEF

Reserved         
0xF0PMD27:0        
15:8        
23:16        
31:24REFO4MDREFO3MDREFO2MDREFO1MD  REFO6MDREFO5MD

0xF4

...

0xFF

Reserved         
0x0100PMD37:0QEIMDSER6MDSER5MDSER4MDSER3MDSER2MDSER1MDSER0MD
15:8TC7MDTC6MDTC5MDTC4MDTC3MDTC2MDTC1MDTC0MD
23:16 TCC2MDTCC1MDTCC0MD  TC9MDTC8MD
31:24    CAN1MDCAN0MDETHMDUSBMD