4.1 Board Validation Check

The EV42J24A evaluation kit has a CEC1736 device with pre-defined OTP settings and Soteria-G3 firmware SPI image. With this device, a simple validation check can be performed to verify that the board is properly working.

The following procedure can be used to verify the board is working correctly.
  1. Verify the jumpers are all in the default positions as described in the section.
  2. Make sure terminal window software is installed on the PC and can run multiple windows. Tera Term was used for this test.
  3. Connect micro-USB cables to connectors P2 and P3 and to a PC. These provide power to the board and the ability to monitor the output of the CEC173x and the MEC1723.
  4. Open the first “Tera Term” window, then set and select “Serial” new COM port (ex: COM10).
  5. Go to “Setup” -> “Serial port”, then select “115200-8-n-1-n”.
  6. Repeat Steps 4 and 5 to set up the other Tera Term window. Both must have their serial port baud rate set to 115200.
  7. Press the Reset button S1 on the EV42J24A development board. The board will follow an internally-programmed routine and produce the following Tera Term output logs.
    Table 4-1. Board Validation Output Logs
    CEC1736 Serial Log OutputMEC1723 Serial Log Output
  8. Move the cursor to the MEC1723 Output Log and press any key. The following output will appear if everything is operating correctly.
    Figure 4-1. Final MEC1723 Output Log
: The logs shown are an example only. The actual results may vary on the test environment and Soteria-G3 firmware release version being used. The above is expected as of the time of release of this development kit using Tera Term software and the CEC1736 device used for test. Devices programmed with TPDS will overwrite the default test image, and the log will not be the same.

Performing the validation check ensures board operation and that the devices and board will operate with the Trust Platform Design Suite (TPDS) tools.