2.3.7.2 Timing Characteristics

The following table lists the timing characterisitics of 3.3V LVTTL.

Table 2-27. 3.3V LVTTL I/O Module Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
LVTTL Output Drive Strength = 1 (8 mA)/Low Slew Rate
tDPInput buffer1.681.922.26ns
tPYOutput buffer14.2816.2719.13ns
tENZLEnable to pad delay through the output buffer—Z to low15.2517.3720.42ns
tENZHEnable to pad delay through the output buffer—Z to high14.2616.2419.09ns
tENLZEnable to pad delay through the output buffer—low to Z1.561.571.58ns
tENHZEnable to pad delay through the output buffer—high to Z1.951.961.97ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.39039ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer12.1413.8316.26ns
tENZLEnable to pad delay through the output buffer—Z to low12.4314.1616.65ns
tENZHEnable to pad delay through the output buffer—Z to high12.1713.8616.30ns
tENLZEnable to pad delay through the output buffer—low to Z1.731.741.75ns
tENHZEnable to pad delay through the output buffer—high to Z2.222.232.24ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-Output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.38ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer11.0312.5614.77ns
tENZLEnable to pad delay through the output buffer—Z to low11.4213.0115.29ns
tENZHEnable to pad delay through the output buffer—Z to high11.0412.5814.79ns
tENLZEnable to pad delay through the output buffer—low to Z1.861.881.88ns
tENHZEnable to pad delay through the output buffer—high to Z2.502.512.52ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-Output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer10.4511.9013.99ns
tENZLEnable to pad delay through the output buffer—Z to low10.6112.0814.21ns
tENZHEnable to pad delay through the output buffer—Z to high10.4711.9314.02ns
tENLZEnable to pad delay through the output buffer—low to Z1.921.941.94ns
tENHZEnable to pad delay through the output buffer—high to Z2.572.582.59ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-Output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer4.234.815.66ns
tENZLEnable to pad delay through the output buffer—Z to low4.645.286.21ns
tENZHEnable to pad delay through the output buffer—Z to high4.234.815.66ns
tENLZEnable to pad delay through the output buffer—low to Z1.891.911.91ns
tENHZEnable to pad delay through the output buffer—high to Z2.012.022.03ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer3.303.764.42ns
tENZLEnable to pad delay through the output buffer—Z to low3.744.265.00ns
tENZHEnable to pad delay through the output buffer—Z to high3.063.494.10ns
tENLZEnable to pad delay through the output buffer—low to Z1.891.911.91ns
tENHZEnable to pad delay through the output buffer—high to Z2.292.302.31ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer3.123.564.18ns
tENZLEnable to pad delay through the output buffer—Z to low3.544.044.75ns
tENZHEnable to pad delay through the output buffer—Z to high2.783.173.72ns
tENLZEnable to pad delay through the output buffer—low to Z1.911.931.93ns
tENHZEnable to pad delay through the output buffer—high to Z2.582.592.60ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns
tDPInput buffer1.681.922.26ns
tPYOutput buffer2.993.414.01ns
tENZLEnable to pad delay through the output buffer—Z to low2.492.512.51ns
tENZHEnable to pad delay through the output buffer—Z to high2.592.953.46ns
tENLZEnable to pad delay through the output buffer—low to Z1.911.931.93ns
tENHZEnable to pad delay through the output buffer—high to Z3.564.064.77ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns