2.8.1 Hardwired Clocks

The Hardwired Clock (HCLK) is a low-skew network that can directly drive the clock inputs of all sequential modules (R-cells, I/O registers, and embedded RAM/FIFOs) in the device with no antifuse in the path. All four HCLKs are available everywhere on the chip.

Timing Characteristics  

The following tables lists the dedicated (hardwired) array clock networks of Axcelerator devices.

Table 2-74. AX125 Dedicated (Hardwired) Array Clock Networks Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
Dedicated (Hardwired) Array Clock Networks
tHCKLInput low to high3.023.444.05ns
tHCKHInput high to low3.033.464.06ns
tHPWHMinimum pulse width high0.580.650.77ns
tHPWLMinimum pulse width low0.520.590.69ns
tHCKSWMaximum skew0.060.070.08ns
tHPMinimum period1.151.311.54ns
tHMAXmaximum frequency870763649MHz
Table 2-75. AX250 Dedicated (Hardwired) Array Clock Networks Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
Dedicated (Hardwired) Array Clock Networks
tHCKLInput low to high2.572.933.45ns
tHCKHInput high to low2.612.973.50ns
tHPWHMinimum pulse width high0.580.650.77ns
tHPWLMinimum pulse width low0.520.590.69ns
tHCKSWMaximum skew0.060.070.08ns
tHPMinimum period1.151.311.54ns
tHMAXmaximum frequency870763649MHz
Table 2-76. AX500 Dedicated (Hardwired) Array Clock Networks Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
Dedicated (Hardwired) Array Clock Networks
tHCKLInput low to high2.352.683.15ns
tHCKHInput high to low2.442.793.27ns
tHPWHMinimum pulse width high0.580.650.77ns
tHPWLMinimum pulse width low0.520.590.69ns
tHCKSWMaximum skew0.060.070.08ns
tHPMinimum period1.151.311.54ns
tHMAXmaximum frequency870763649MHz  
Table 2-77. AX1000 Dedicated (Hardwired) Array Clock Networks Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
Dedicated (Hardwired) Array Clock Networks
tHCKLInput low to high3.023.444.05ns
tHCKHInput high to low3.033.464.06ns
tHPWHMinimum pulse width high0.580.650.77ns
tHPWLMinimum pulse width low0.520.590.69ns
tHCKSWMaximum skew0.060.070.08ns
tHPMinimum period1.151.311.54ns
tHMAXmaximum frequency870763649MHz
Table 2-78. AX2000 Dedicated (Hardwired) Array Clock Networks Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
Dedicated (Hardwired) Array Clock Networks
tHCKLInput low to high3.023.444.05ns
tHCKHInput high to low3.033.464.06ns
tHPWHMinimum pulse width high0.580.650.77ns
tHPWLMinimum pulse width low0.520.590.69ns
tHCKSWMaximum skew0.060.070.08ns
tHPMinimum period1.151.311.54ns
tHMAXMaximum frequency870763649MHz