28.8.14 DPLL Control B

Name: DPLLCTRLB
Offset: 0x38 + n*0x14 [n=0..1]
Reset: 0x00000020
Property: PAC Write-Protection, Enable-Protected

Bit 3130292827262524 
      DIV[10:8] 
Access R/WR/WR/W 
Reset 000 
Bit 2322212019181716 
 DIV[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 DCOENDCOFILTER[2:0]LBYPASSLTIME[2:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 REFCLK[2:0]WUFFILTER[3:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00100000 

Bits 26:16 – DIV[10:0] Clock Divider

These bits are used to set the XOSC clock division factor and can be calculated with following formula:

fDIV=fXOSC2×(DIV+1)

Bit 15 – DCOEN DCO Filter Enable

0: Disable DCO filter controller. Sigma-Delta DAC is automatically set the PLL itself.

1: Enable DCO filter controller. DCOFILTER[2:0] is used to select sigma-delta DAC filter bandwidth.

Bits 14:12 – DCOFILTER[2:0] Sigma-Delta DCO Filter Selection

These bits select the DPLLn sigma-delta DCO filter type, as shown in the table below:

Table 28-8. Sigma-delta DCO Filter selection
DCOFILTER[2:0]Capacitor (pF)Bandwidth Fn (MHz)
0x00.53.21
0x111.6
0x21.51.1
0x320.8
0x42.50.64
0x530.55
0x63.50.45
0x740.4

Bit 11 – LBYPASS Lock Bypass

Bits 10:8 – LTIME[2:0] Lock Time

Write these bits to select the lock time-out value, as shown in the figure below:

ValueNameDescription
0x0DefaultNo time-out. Automatic lock.
0x1Reserved
0x2Reserved
0x3Reserved
0x4800USTime-out if no lock within 800 us
0x5900USTime-out if no lock within 900 us
0x61MSTime-out if no lock within 1 ms
0x71P1MSTime-out if no lock within 1.1 ms

Bits 7:5 – REFCLK[2:0] Reference Clock Selection

Write these bits to select the DPLLn clock reference, as shown in the table below:

ValueNameDescription
0x0GCLKDedicated GCLK clock reference
0x1XOSC32XOSC32K clock reference (default)
0x2XOSC0XOSC0 clock reference
0x3XOSC1XOSC1 clock reference
Other-Reserved

Bit 4 – WUF Wake Up Fast

0: DPLLn clock is output after startup and lock time.

1: DPLLn clock is output after startup time.

Bits 3:0 – FILTER[3:0] Proportional Integral Filter Selection

These bits select the DPLLn digital filter type, as shown in the table below:

Table 28-9. Proportional Integral Filter selection
FILTER[3:0]PLL Bandwidth (fn)Damping Factor
0x092.7 kHz0.76
0x1131 kHz1.08
0x246.4 kHz0.38
0x365.6 kHz0.54
0x4131 kHz0.56
0x5185 kHz0.79
0x665.6 kHz0.28
0x792.7 kHz0.39
0x846.4 kHz1.49
0x965.6 kHz2.11
0xA23.2 kHz0.75
0xB32.8 kHz1.06
0xC65.6 kHz1.07
0xD92.7 kHz1.51
0xE32.8 kHz0.53
0xF46.4 kHz0.75