54.13.4 Digital Frequency Locked Loop (DFLL48M) Characteristics

Table 54-50. DFLL48M Characteristics - Open Loop Mode (1)
SymbolParameterConditionsMin.Typ.Max.Units
FOpenOUTOutput frequencyDFLLVAL after Reset

LDO Regulator mode, [-40, 85]°C

45.84849.3MHz
DFLLVAL after Reset

LDO Regulator mode, [0, 60]°C

47.24848.81
TOpenSTARTUPStartup timeDFLLVAL after Reset

FOUT within 90% of final value

-4.37µs
Note:
  1. DFLL48 in open loop can be used only with LDO regulator.
Table 54-51. DFLL48M Characteristics - Closed Loop Mode
SymbolParameterConditionsMin.Typ.Max.Units
FCloseOUTAverage Output frequency

fREF = XTAL, 32.768 kHz, 100 ppm

DFLLMUL = 1464

-47.972-MHz
FREF(1,2)Input reference frequency-7323276833000Hz
FCloseJitterPeriod Jitter

fREF = XTAL, 32.768 kHz, 100 ppm

DFLLMUL = 1464

--0.42ns
TLockLock time

FREF = XTAL, 32.768 kHz, 100 ppm
DFLLMUL = 1464
DFLLVAL after Reset
DFLLCTRL.BPLCKC = 1
DFLLCTRL.QLDIS = 0
DFLLCTRL.CCDIS = 1
DFLLMUL.FSTEP = 10  

-4291145µs
Note:
  1. These values are based on simulation. They are not covered by production test limits or characterization.
  2. To ensure that the device stays within the maximum allowed clock frequency, any reference clock for the DFLL in close loop must be within 2% error accuracy.
Table 54-52. DFLL48M Power Consumption
SymbolParameterConditionsTaMin.Typ.Max.Units
IDDCurrent ConsumptionOpen Loop mode - DFLLVAL after reset VDD = 3.3VMax. 85°C

Typ. 25°C

-404854µA
Closed Loop mode - fREF = 32 .768 kHz VDD = 3.3V-