54.13.4 Digital Frequency Locked Loop (DFLL48M) Characteristics
Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units |
---|---|---|---|---|---|---|
FOpenOUT | Output frequency | DFLLVAL after Reset LDO Regulator mode, [-40, 85]°C | 45.8 | 48 | 49.3 | MHz |
DFLLVAL after Reset LDO Regulator mode, [0, 60]°C | 47.2 | 48 | 48.81 | |||
TOpenSTARTUP | Startup time | DFLLVAL after Reset FOUT within 90% of final value | - | 4.3 | 7 | µs |
Note:
- DFLL48 in open loop can be used only with LDO regulator.
Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units |
---|---|---|---|---|---|---|
FCloseOUT | Average Output frequency |
fREF = XTAL, 32.768 kHz, 100 ppm DFLLMUL = 1464 | - | 47.972 | - | MHz |
FREF(1,2) | Input reference frequency | - | 732 | 32768 | 33000 | Hz |
FCloseJitter | Period Jitter |
fREF = XTAL, 32.768 kHz, 100 ppm DFLLMUL = 1464 | - | - | 0.42 | ns |
TLock | Lock time |
FREF = XTAL, 32.768 kHz, 100 ppm | - | 429 | 1145 | µs |
Note:
- These values are based on simulation. They are not covered by production test limits or characterization.
- To ensure that the device stays within the maximum allowed clock frequency, any reference clock for the DFLL in close loop must be within 2% error accuracy.
Symbol | Parameter | Conditions | Ta | Min. | Typ. | Max. | Units |
---|---|---|---|---|---|---|---|
IDD | Current Consumption | Open Loop mode - DFLLVAL after reset VDD = 3.3V | Max. 85°C Typ. 25°C | - | 404 | 854 | µA |
Closed Loop mode - fREF = 32 .768 kHz VDD = 3.3V | - |