4.1 Revision History

Doc. Rev. Date Comments
E 04/2024
  • Document: General editorial updates
D 12/2022
C 03/2022

Document: General editorial updates.

Added errata: Updated errata: Added data sheet clarifications:
  • Features
  • FUSE - Configuration and User Fuses - SYSCFG0
  • Peripherals and Architecture - REVID
  • Voltage Regulator Control (VREGCTRL)
  • Single-Shot Mode
  • Analog Comparator Interrupt Control
  • DAC Output
  • Electrical Characteristics - Memory Programming Specifications
B 10/2020 Added errata:
  • Device: Increased Current Consumption May Occur When VDD Drops
  • CLKCTRL: The PLL Will Not Run When Using XOSCHF With an External Crystal
  • TCB: CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode
  • TCD:
    • Asynchronous Input Events Not Working When TCD Counter Prescaler is Used
    • CMPAEN Controls All WOx For Alternative Pin Functions
Updated errata:
  • CCL:
    • The CCL Must be Disabled to Change the Configuration of a Single LUT
    • The LINK Input Source Selection for LUT3 is Not Functional on 28- and 32- pin Devices
  • ZCD: All ZCD Output Selection Bits are Tied to the ZCD0 Bit
Added data sheet clarification:

Added Typical Characteristics section with additional plots for OPAMP peripheral.

A 08/2020 Initial document release