26.7.1 Interrupt Enable Clear
Symbol | Description | Symbol | Description | Symbol | Description |
---|---|---|---|---|---|
R | Readable bit | HC | Cleared by Hardware | (Grey cell) | Unimplemented |
W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
K | Write to clear | S | Software settable bit | — | — |
Name: | INTENCLR |
Offset: | 0x0000 |
Reset: | 0x00000000 |
Property: | PAC Write-Protection |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
Access | |||||||||
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
Access | |||||||||
Reset |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
ADDVREGRDY | |||||||||
Access | R/W | ||||||||
Reset | 0 |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
BORVDDUSB | LVDRDY | LVDET | |||||||
Access | R/W | R/W | R/W | ||||||
Reset | 0 | 0 | 0 |
Bit 8 – ADDVREGRDY Additional Regulator Ready Interrupt Enable Clear
Writing a zero to this bit has no effect.
Writing a one to the bit disables the ADDVREGRDY interrupt.
Each bit will read as the current value of the ADDVREGRDY interrupt enable.
Bit 5 – BORVDDUSB BORVDDUSBn Interrupt Enable Clear
Writing a zero to this bit has no effect.
Writing a one to the bit disables the BORVDDUSB interrupt.
Each bit will read as the current value of the BORVDDUSB interrupt enable.
Bit 1 – LVDRDY Low Voltage Detector Ready Interrupt Enable Clear
Writing a zero to this bit has no effect.
Writing a one to this bit disables the LVDRDY interrupt.
This bit will read as the current value of the LVDRDY interrupt enable.
Bit 0 – LVDET Low Voltage Detector Interrupt Enable Clear
Writing a zero to this bit has no effect.
Writing a one to this bit disables the LVDET interrupt.
This bit will read as the current value of the LVDET interrupt enable.