The following configuration values are valid for all listed bit names of this register:
0: No effect.
1: Forces the triggering of the corresponding interrupt source.
Name:
DSI_INT_FORCE1
Offset:
0xDC
Reset:
0x00000000
Property:
Write-only
Bit
31
30
29
28
27
26
25
24
Access
Reset
Bit
23
22
21
20
19
18
17
16
DPI_BUFF_PLD_UNDER
Access
W
Reset
0
Bit
15
14
13
12
11
10
9
8
GEN_PLD_RECEV_ERR
GEN_PLD_RD_ERR
GEN_PLD_SEND_ERR
GEN_PLD_WR_ERR
GEN_CMD_WR_ERR
Access
W
W
W
W
W
Reset
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
DPI_PLD_WR_ERR
EOTP_ERR
PKT_SIZE_ERR
CRC_ERR
ECC_MULTI_ERR
ECC_SINGLE_ERR
TO_LP_RX
TO_HS_TX
Access
W
W
W
W
W
W
W
W
Reset
0
0
0
0
0
0
0
0
Bit 19 – DPI_BUFF_PLD_UNDER Input Video Interface Payload Buffer Underflow
Force
Bit 12 – GEN_PLD_RECEV_ERR Generic Interface Payload Receive Error Force
Bit 11 – GEN_PLD_RD_ERR Generic Interface Payload Read Error Force
Bit 10 – GEN_PLD_SEND_ERR Generic Interface Payload Send Error Force
Bit 9 – GEN_PLD_WR_ERR Generic Interface Payload Write Error Force
Bit 8 – GEN_CMD_WR_ERR Generic Interface Command Write Error Force
Bit 7 – DPI_PLD_WR_ERR Input Video Interface Payload Write Error Force
Bit 6 – EOTP_ERR End Of Transmission Packet Error Force
Bit 5 – PKT_SIZE_ERR Packet Size error Force
Bit 4 – CRC_ERR CRC Error Force
Bit 3 – ECC_MULTI_ERR ECC Multiple Error Force
Bit 2 – ECC_SINGLE_ERR ECC Single Error Force
Bit 1 – TO_LP_RX Timeout Low-Power Reception Force
Bit 0 – TO_HS_TX Timeout High-Speed Transmission Force
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.