3 Pin Allocation Tables

Table 3-1. 14-Pin Allocation Table
I/O14-Pin SOIC/TSSOPA/DReferenceTimers16-Bit PWM/CCPCWGCLCSPII2C

I3C®

UARTIOCInterruptsBasic
RA013ANA0IOCA0

ICDDAT
ICSPDAT

RA112ANA1

VREF+ (ADC)

TUIN0(1)IOCA1

ICDCLK
ICSPCLK

RA211ANA2

VREF- (ADC)

T0CKI(1)CWG1IN(1)IOCA2INT0(1)
RA34IOCA3

MCLR
VPP

RA43ANA4

T1G(1)

IOCA4INT1(1)

CLKOUT
SOSCO
OSC2

RA52ANA5

T1CKI(1)
T2IN(1)

PWM1ERS(1)CLCIN3(1)IOCA5INT2(1)

CLKIN
SOSCI
OSC1

RC0(7, 8)10TUIN1(1)SCK1(1)SCL1(3,4)I3C1_SCL(5)CTS2(1)IOCC0
RC1(7, 8)9T4IN(1)

PWM2ERS(1)

CLCIN2(1)SDI1(1)SDA1(3,4)I3C1_SDA(5)RX2(1)IOCC1
RC37

ANC3
ADACT(1)

CCP2IN(1)
PWMIN1(1)

CLCIN0(1)SS1(1)(3,4)IOCC3
RC46ANC4CLCIN1(1)(3,4)CTS1(1)IOCC4
RC55ANC5

CCP1IN(1) PWMIN0(1)

RX1(1)IOCC5
VDD(6 )1VDD
VDDIO2(6 )8VDDIO2
VSS14VSS
OUT(2)

ADCGRDA
ADCGRDB

TMR0
TU16A
TU16B

PWM11
PWM12
PWM21
PWM22
CCP1
CCP2

CWG1A
CWG1B
CWG1C
CWG1D

CLC1OUT
CLC2OUT
CLC3OUT
CLC4OUT

SS1
SCK1
SDO1

SDA1
SCL1

DTR1
RTS1
TX1
DTR2
RTS2
TX2

Note:
  1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.
  2. All digital output signals shown in these rows are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options.
  3. This is a bidirectional signal. For normal module operation, the firmware will map this signal to the same pin in both the PPS input and PPS output registers.
  4. These pins are configured for I2C logic levels; the SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard LVBUF/ST as selected by the INLVL register, instead of the I2C specific or SMBus input buffer thresholds.
  5. These pins are configured for I3C® logic levels and are not PPS remappable. MVIO must be enabled on these pins to be compliant with the I3C bus standards.
  6. A 0.1 uF bypass capacitor to VSS is required on the VDD and VDDIOx pins.
  7. MVIO pins, powered by VDDIO2.
  8. High-voltage tolerant pins.
Table 3-2. 20-Pin Allocation Table
I/O20-Pin

PDIP/
SOIC/
SSOP

20-Pin VQFNA/DReferenceTimers16-Bit PWM/CCPCWGCLCSPII2C

I3C®

UARTIOCInterruptsBasic
RA01916ANA0IOCA0

ICDDAT
ICSPDAT

RA11815ANA1

VREF+ (ADC)

TUIN0(1)IOCA1

ICDCLK
ICSPCLK

RA21714ANA2

VREF- (ADC)

T0CKI(1)CWG1IN(1)CLCIN0(1)IOCA2INT0(1)
RA341IOCA3

MCLR
VPP

RA4320ANA4

T1G(1)

IOCA4INT1(1)

CLKOUT
SOSCO
OSC2

RA5219ANA5


T2IN(1)
T1CKI(1)

PWM1ERS

(1)

IOCA5INT2(1)

CLKIN
SOSCI
OSC1

RB5(8, 9)129CLCIN3(1)SDI1(1)SDA1(3,4)I3C2_SDA(5)RX1(1)IOCB5
RB6(8, 9)118CLCIN2(1)SCK1(1)SCL1(3,4)I3C2_SCL(5)IOCB6
RB7107ANB7CTS1(1)IOCB7
RC0(7, 9)1613TUIN1(1)(3,4)I3C1_SCL(5)CTS2(1)IOCC0
RC1(7, 9)1512T4IN(1)PWM2ERS

(1)

(3,4)I3C1_SDA(5)RX2(1)IOCC1
RC374

ANC3
ADACT(1)


CCP2IN(1)
PWMIN1(1)

CLCIN1(1)IOCC3
RC463ANC4T3G(1)(3,4)IOCC4
RC552ANC5

T3CKI(1)

CCP1IN(1)
PWMIN0(1)

(3,4)IOCC5
RC685ANC6SS1(1)IOCC6
RC796ANC7IOCC7
VDD(6)118VDD
VDDIO2(6)1411VDDIO2
VDDIO3(6)1310VDDIO3
VSS2017VSS
OUT(2)

ADCGRDA
ADCGRDB

TMR0
TU16A
TU16B

PWM11
PWM12
PWM21
PWM22
CCP1
CCP2

CWG1A
CWG1B
CWG1C
CWG1D

CLC1OUT
CLC2OUT
CLC3OUT
CLC4OUT

SS1
SCK1
SDO1

SDA1
SCL1

DTR1
RTS1
TX1
DTR2
RTS2
TX2

Note:
  1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.
  2. All digital output signals shown in these rows are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options.
  3. This is a bidirectional signal. For normal module operation, the firmware will map this signal to the same pin in both the PPS input and PPS output registers.
  4. These pins are configured for I2C logic levels; the SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard LVBUF/ST as selected by the INLVL register, instead of the I2C specific or SMBus input buffer thresholds.
  5. These pins are configured for I3C® logic levels and are not PPS remappable. MVIO must be enabled on these pins to be compliant with the I3C bus standards.
  6. A 0.1 uF bypass capacitor to VSS is required on the VDD and VDDIOx pins.
  7. MVIO pins, powered by VDDIO2.
  8. MVIO pins, powered by VDDIO3.
  9. High-voltage tolerant pins.