9.6.2 CLKRCLK

Clock Reference Clock Selection MUX
Name: CLKRCLK
Offset: 0x896

Bit 76543210 
     CLK[3:0] 
Access R/WR/WR/WR/W 
Reset 0000 

Bits 3:0 – CLK[3:0] CLKR Clock Selection bits

Table 9-1. CLKR Clock Sources
CLKClock Source
1111-1011Reserved
1010CLC4 OUT
1001CLC3 OUT
1000CLC2 OUT
0111CLC1 OUT
0110NCO1 OUT
0101SOSC
0100MFINTOSC (32 kHz)
0011MFINTOSC (500 kHz)
0010LFINTOSC
0001HFINTOSC (32 MHz)
0000FOSC