41.4.5 Reset, WDT, Power-up Timer, and Brown-Out Reset Specifications

Figure 41-8. Reset, Watchdog Timer, and Power-up Timer Timing
Note:
  1. Asserted low.
Figure 41-9. Brown-out Reset Timing and Characteristics
Note:
  1. Delay period is determined by the PWRTS bits in the Configuration Word register.
Table 41-11. 
Standard Operating Conditions (unless otherwise stated)
Param. No.Sym.CharacteristicMin.Typ. †Max.UnitsConditions
RST01*TMCLRMCLR Pulse Width Low to ensure Resetμs
RST02*TIOZI/O high-impedance from Reset detectionμs
RST03TWDTWatchdog Timer Time-out PeriodmsWDTCPS = 00100
RST04*TPWRTPower-up Timer Period64ms
RST05TOSTOscillator Start-up Timer Period(1,2)1024TOSC
RST06VBORBrown-out Reset Voltage

2.65

1.9

V

V

BORV = 0

BORV = 1

RST07VBORHYSBrown-out Reset HysteresismVBORV = 0
RST08TBORDCBrown-out Reset Response Timeμs

* These parameters are characterized but not tested.

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note:
  1. By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency.
  2. To ensure these voltage tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1 μF and 0.01 μF values in parallel are recommended.