22.5.1 Control A

Name: CTRLA
Offset: 0x00
Reset: 0x00
Property: -

Bit 76543210 
  RUNSTDBYCASCADESYNCUPDCLKSEL[2:0]ENABLE 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 

Bit 6 – RUNSTDBY Run Standby

Writing a ‘1’ to this bit will enable the peripheral to run in Standby sleep mode.

Bit 5 – CASCADE Cascade Two Timer/Counters

Writing this bit to ‘1’ enables cascading two 16-bit Timer/Counters type B (TCBn) for 32-bit operation using the Event System. This bit must be ‘1’ for the timer/counter used for the two Most Significant Bytes (MSBs). When this bit is ‘1’, the selected event source for capture (CAPT) is delayed by one peripheral clock cycle, compensating for the carry propagation delay when cascading two counters via the Event System.

Bit 4 – SYNCUPD Synchronize Update

When this bit is written to ‘1’, the TCB will restart whenever TCEn is restarted or overflows, which can synchronize the capture with the PWM period. If TCEn is selected as the clock source, the TCB will restart when that TCEn is restarted. For other clock selections, it will restart together with TCE0.

Bits 3:1 – CLKSEL[2:0] Clock Select

Writing these bits selects the clock source for this peripheral.
Value Name Description
0x0 DIV1 Peripheral clock
0x1 DIV2 Peripheral clock divided by 2
0x2 TCE0 CLK_TCE from TCE0
0x03-0x06 - Reserved
0x7 EVENT Positive edge on event input

Bit 0 – ENABLE Enable

Writing this bit to ‘1’ enables the Timer/Counter type B peripheral.