21.3.3 PORTWCLK

Signal Routing Port Clock Selection
Note: This register can only be written when the clock to the module is disabled. See Signal Routing Port Clock for details.
Name: PORTWCLK
Address: 0x010A

Bit 76543210 
    CLK[4:0] 
Access R/WR/WR/WR/WR/W 
Reset 00000 

Bits 4:0 – CLK[4:0]  Signal Routing Port Clock Input Selection

Table 21-2. Signal Routing Port Clock Input Selections
CLKClock Input
11111-11101Reserved
11100TU16B_OUT
11011TU16A_OUT
11010TMR4_OUT
11001TMR2_OUT
11000CLC8_OUT
10111CLC7_OUT
10110CLC6_OUT
10101CLC5_OUT
10100CLC4_OUT
10011CLC3_OUT
10010CLC2_OUT
10001CLC1_OUT
10000NCO1_OUT
01111PWM3S1P2_OUT
01110PWM3S1P1_OUT
01101PWM2S1P2_OUT
01100PWM2S1P1_OUT
01011PWM1S1P2_OUT
01010PWM1S1P1_OUT
01001CCP2_OUT
01000CCP1_OUT
00111CLKREF_OUT
00110EXTOSC
00101SOSC
00100MFINTOSC (31.25 kHz)
00011MFINTOSC (500 kHz)
00010LFINTOSC
00001HFINTOSC
00000FOSC
Reset States: 
POR/BOR = 00000
All Other Resets = 00000
This register can only be written when the clock to the module is disabled. See Signal Routing Port Clock for details.