4.2.5 SRAM

The XMEGA A1U Xplained Pro features a SRAM with latches for configuring the XMEGA in 2-PORT EBI mode. In this mode the address byte 0 and 1 is shared with data byte 0.

Table 4-10. SRAM Connections
Pin on XMEGASRAM
PJ0D0 (data)
PJ1D1 (data)
PJ2D2 (data)
PJ3D3 (data)
PJ4D4 (data)
PJ5D5 (data)
PJ6D6 (data)
PJ7D7 (data)
PJ0 through ALE1 latchA0 (address)
PJ1 through ALE1 latchA1 (address)
PJ2 through ALE1 latchA2 (address)
PJ3 through ALE1 latchA3 (address)
PJ4 through ALE1 latchA4 (address)
PJ5 through ALE1 latchA5 (address)
PJ6 through ALE1 latchA6 (address)
PJ7 through ALE1 latchA7 (address)
PJ0 through ALE2 latchA8 (address)
PJ1 through ALE2 latchA9 (address)
PJ2 through ALE2 latchA10 (address)
PJ3 through ALE2 latchA11 (address)
PJ4 through ALE2 latchA12 (address)
PJ5 through ALE2 latchA13 (address)
PJ6 through ALE2 latchA14 (address)
PJ7 through ALE2 latchA15 (address)
PH4A16 (address)
PH5A17 (address)
PK7A18 (address)
PH2ALE1 (Address Latch Enable 1)
PH3ALE2 (Address Latch Enable 2)
PH6CS
PH0WE
PH1RE