48.6.5 Status
Note: Access to this register is limited to 32-bit width. Byte level access is not
allowed.
Symbol | Description | Symbol | Description | Symbol | Description |
---|---|---|---|---|---|
R | Readable bit | HC | Cleared by Hardware | (Grey cell) | Unimplemented |
W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
K | Write to clear | S | Software settable bit | — | — |
Name: | STATUS |
Offset: | 0x10 |
Reset: | 0x00000000 |
Property: | - |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
Access | |||||||||
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
Access | |||||||||
Reset |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
Access | |||||||||
Reset |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
DRP | RAMINV | ||||||||
Access | R | R | |||||||
Reset | 0 | 0 |
Bit 1 – DRP Data Remanence Prevention Routine
This bit provides the status of the data remanence prevention routine.
Value | Description |
---|---|
0 | The data remanence prevention routine is not running. |
1 | The data remanence prevention routine is running. |
Bit 0 – RAMINV RAM Inversion Bit
This bit provides the status of the TRAM bit values inversion function.
Value | Description |
---|---|
0 | The TRAM physical bit information is normal. |
1 | The TRAM physical bit information is inverted. |