32.12.3 Digital Frequency Locked Loop (DFLL48M) Characteristics

Table below provides the characteristics of the DFLL48M.

Table 32-45. DFLL48M Characteristics - Closed Loop Mode(1)(2)
SymbolParameterConditionsMin.Typ.Max.Units
fOUTAverage Output frequencyfREF = XOSC32K 32.768 kHz474849MHz
fREFReference frequency0.73232.76835.1kHz
JitterPeriod jitterfREF = XOSC32K 32.768 kHz--0.42ns
IDFLLPower consumption on VDDINfREF = XOSC32K 32.768 kHz. For SAMD20 revision C devices-397-μA
fREF = XOSC32K 32.768 kHz. For SAMD20 revision D devices and later.-292-
tLOCKLock timefREF = XOSC32K 32.768 kHz
 DFLLVAL.COARSE =
 DFLL48M COARSE CAL
DFLLVAL.FINE = 512
 DFLLCTRL.BPLCKC = 1
DFLLCTRL.QLDIS = 0
DFLLCTRL.CCDIS = 1
DFLLMUL.FSTEP = 10100200500μs
Quick lock disabled, 
Chill cycle disabled,
 CSTEP = 3, FSTEP = 1, 
fREF = XOSC32K 32.768 kHz-600-
Note:
  1. Refer to the revision C/revision B errata related to the DFLL48M.
  2. All parts are tested in production to be able to use the DFLL as main CPU clock whether in DFLL Closed Loop mode with an external OSC reference or in DFLL Closed Loop mode using the internal OSC8M (Only applicable for revision C).