2 Pin Descriptions

The descriptions of the pins are listed in Table 2-1.

Table 2-1. Pin Function Table
Name8-Lead PDIP8-Lead SOIC8-Lead TSSOP5-Lead SOT238-Pad UDFN(1)8-Ball VFBGAFunction
NC11111No Connect
A1(2,3)/NC22222Device Address Input/ No Connect
A2(2)33333Device Address Input
GND444244Ground
SDA555355Serial Data
SCL666166Serial Clock
WP(2)777577Write-Protect
VCC888488Device Power Supply
Note:
  1. The exposed pad on this package can be connected to GND or left floating.
  2. If the A1, A2 or WP pins are not driven, they are internally pulled down to GND. In order to operate in a wide variety of application environments, the pull‍-‍down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer’s trip point (~0.5 x VCC), the pull‌‍‑down mechanism disengages. Connecting these pins to a known state is recommended whenever possible.
  3. This pin is device address input (A1) pin on the AT24C04C and is a NC or no connect on the AT24C08C.