9.4.4 Signal Description

Table 9-35. Signal Description for External IOs
Pin NamePin DescriptionType
QSCKSerial clockOutput
QSCKN1QSPI negated serial clockOutput
MOSI (QIO0)234Data output (data input/output 0)Output (input/output)
MISO (QIO1)234Data input (data input/output 1)Input (input/output)
QIO24Data input/output 2Input/output
QIO34Data input/output 3Input/output
QIO45Data input/output 4Input/output
QIO55Data input/output 5Input/output
QIO65Data input/output 6Input/output
QIO75Data input/output 7Input/output

QCS

Peripheral chip selectOutput
QINTOptional. Interrupt output of an external memory device. Set to 0 if not used.Input
QDQS6789Data strobe (input for read accesses, output for write accesses)Input
Note:
  1. QSCKN is not required for 3V HyperFlash.
  2. MOSI and MISO are used for Single-bit SPI operation.
  3. QIO0–QIO1 are used for Dual SPI operation.
  4. QIO0–QIO3 are used for Quad SPI operation.
  5. QIO4–QIO7 are used for Octal SPI operation.
  6. QDQS is supplied by most Octal SPI memories.
  7. Pre-cycle is not supported on the QDQS signal.
  8. Preamble bits are not supported on the QDQS signal.
  9. OCTAL SDR with DQS is not supported (QSPI_IFR.DDREN=0, QSPI_IFR.WIDTH=OCT_OUTPUT/OCT_IO/OCT_CMD, QSPI_IFR.DQSEN=1).