9.4.4 Signal Description
Pin Name | Pin Description | Type |
---|---|---|
QSCK | Serial clock | Output |
QSCKN1 | QSPI negated serial clock | Output |
MOSI (QIO0)234 | Data output (data input/output 0) | Output (input/output) |
MISO (QIO1)234 | Data input (data input/output 1) | Input (input/output) |
QIO24 | Data input/output 2 | Input/output |
QIO34 | Data input/output 3 | Input/output |
QIO45 | Data input/output 4 | Input/output |
QIO55 | Data input/output 5 | Input/output |
QIO65 | Data input/output 6 | Input/output |
QIO75 | Data input/output 7 | Input/output |
QCS | Peripheral chip select | Output |
QINT | Optional. Interrupt output of an external memory device. Set to 0 if not used. | Input |
QDQS6789 | Data strobe (input for read accesses, output for write accesses) | Input |
Note:
- QSCKN is not required for 3V HyperFlash.
- MOSI and MISO are used for Single-bit SPI operation.
- QIO0–QIO1 are used for Dual SPI operation.
- QIO0–QIO3 are used for Quad SPI operation.
- QIO4–QIO7 are used for Octal SPI operation.
- QDQS is supplied by most Octal SPI memories.
- Pre-cycle is not supported on the QDQS signal.
- Preamble bits are not supported on the QDQS signal.
- OCTAL SDR with DQS is not supported (QSPI_IFR.DDREN=0, QSPI_IFR.WIDTH=OCT_OUTPUT/OCT_IO/OCT_CMD, QSPI_IFR.DQSEN=1).