20.11.5 TxCLKCON

Timer Clock Source Selection Register
Name: TxCLKCON
Offset: 0x290,0x296,0x29C

Bit 76543210 
     CS[3:0] 
Access R/WR/WR/WR/W 
Reset 0000 

Bits 3:0 – CS[3:0] Timer Clock Source Selection bits

Table 20-3. Clock Source Selection
CS[3:0]Clock Source
Timer2Timer4Timer6
1111ReservedReservedReserved
1110CLC4_outCLC4_outCLC4_out
1101CLC3_outCLC3_outCLC3_out
1100CLC2_outCLC2_outCLC2_out
1011CLC1_outCLC1_outCLC1_out
1010ZCD1_outputZCD1_outputZCD1_output
1001NCO1_outNCO1_outNCO1_out
1000CLKRCLKRCLKR
0111SOSCSOSCSOSC
0110MFINTOSC(31.25 kHz)MFINTOSC(31.25 kHz)MFINTOSC(31.25 kHz)
0101MFINTOSC(500 kHz)MFINTOSC(500 kHz)MFINTOSC(500 kHz)
0100LFINTOSCLFINTOSCLFINTOSC
0011HFINTOSC(32 MHz)HFINTOSC(32 MHz)HFINTOSC(32 MHz)
0010FOSCFOSCFOSC
0001FOSC/4FOSC/4FOSC/4
0000T2CKIPPST4CKIPPST6CKIPPS
ValueDescription
nSee the Clock Source Selection table